

## **AS1121**

# 16-Channel LED Driver with Dot Correction and Greyscale PWM

## **General Description**

The AS1121 is a 16-channel, constant current-sink LED driver. Each of the 16 channels can be individually adjusted by 4096-step greyscale PWM brightness control and 64-step constant-current sink (dot correction).

The dot correction circuitry adjusts the brightness variations between the AS1121 channels and other LED drivers. Greyscale control and dot correction circuitry are accessible via the SPI-compatible serial interface. A single external resistor sets the maximum current value of all 16 channels.

The open LED detection function indicates a broken or disconnected LED at one or more of the outputs. The overtemperature protectionflag indicates that the device is in an overtemperature condition.

An additional power-down pin puts the AS1121 into a 40nA standby-

The AS1121 is available in a 32-pin TQFN 5x5 mm package.

# 2 Key Features

- Greyscale PWM Control: 12-Bit (4096 Steps)
- Dot Correction: 6-Bit (64 Steps)
- Drive Capability (Constant-Current Sink): 0 to 40mA
- LED Power Supply Voltage: up to 30V
- Supply Voltage Range: 3.1V to 3.6V
- SPI-Compatible Serial Interface
- Output Delay for controlled Inrush Current (factory set, can be turned off)
- Factory set rise- and fall-time for EMI improvement
- PWM Clock Rate: up to 10 MHz
- Data Transfer Clock Rate: up to 30 MHz
- CMOS Level I/O
- Diagnostic Features
- 32-pin TQFN 5x5 mm Package

# **Applications**

The device is ideal for mono-, multi-, and full-color LED displays, LED signboards, and display backlights.







# 4 Pinout

## Pin Assignments

Figure 2. Pin Assignments (Top View)



## **Pin Descriptions**

Table 1. Pin Descriptions

| Pin Number | Pin Name    | Description                                                                      |
|------------|-------------|----------------------------------------------------------------------------------|
| 1          | CLK         | Serial Data Shift Clock                                                          |
| 2          | SDI         | Serial Data Input                                                                |
|            |             | Mode Select input with internal pulldown                                         |
| 3          | MODE        | MODE = GND: Selects greyscale mode (see Setting Greyscale Brightness on page 11) |
|            |             | MODE = Vcc: Selects dor correction mode (see Setting Dot Correction on page 10)  |
| 4:11       | OUT0:OUT7   | Constant-Current Outputs 0:7                                                     |
| 14:21      | OUT8:OUT15  | Constant-Current Outputs 8:15                                                    |
|            |             | Error Output                                                                     |
| 22         | XERR        | 0 = LED open detection or overtemperature condition is detected.                 |
|            |             | 1 = Normal operation.                                                            |
| 23         | SDO         | Serial Data Output                                                               |
| 24         | GSCLK       | Greyscale Clock. Reference clock for greyscale PWM control                       |
| 26         | IREF        | Reference Current Terminal                                                       |
| 25, 27     | VCC         | Power Supply Voltage                                                             |
| 12,13,28   | N/C         | This pins must not be connected                                                  |
|            |             | Power Down                                                                       |
| 29         | PD          | 0 = normal operation mode                                                        |
|            |             | 1 = power down mode                                                              |
| 30         | GND         | Ground                                                                           |
|            |             | Blank Outputs                                                                    |
| 31         | OEN         | 0 = OUT <i>n</i> outputs are controlled by the greyscale PWM control.            |
|            |             | 1 = OUT <i>n</i> outputs are forced off; the greyscale counter is reset.         |
|            |             | Data Latch. The internal connections are switched by pin MODE.                   |
| 32         | LD          | For LD (MODE = GND), the greyscale register receives new data.                   |
|            |             | For LD (MODE = Vcc), the dot correction register receives new data.              |
| 33         | Thermal Pad | Thermal Pad. This pin must be connected to GND to ensure normal operation.       |



# 5 Absolute Maximum Ratings

Stresses beyond those listed in Table 2 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Electrical Characteristics on page 4 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 2. Absolute Maximum Ratings

| Parameter                                | Min                     | Max       | Units | Comments                                                                                                                                                                                                                                                                                |  |  |  |  |
|------------------------------------------|-------------------------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Electrical Parameters                    |                         |           |       |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| VCC to GND                               | -0.3                    | 5         | V     |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| All other pins to GND                    | -0.3                    | Vcc + 0.3 | V     |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| VSDO, VXERR to GND                       | -0.3                    | Vcc + 0.3 | V     |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| VOUT0 : VOUT15 to GND                    | -0.3                    | 30        | V     |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Output Current                           |                         | 50        | mA    |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Input Current (latch-up immunity)        | -100                    | 100       | mA    | Norm: JEDEC 78                                                                                                                                                                                                                                                                          |  |  |  |  |
| Electrostatic Discharge                  | Electrostatic Discharge |           |       |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Electrostatic Discharge HBM              | +/- 2                   |           | kV    | Norm: MIL 883 E method 3015                                                                                                                                                                                                                                                             |  |  |  |  |
| Thermal Information                      |                         |           |       |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Junction to ambient thermal resistance   |                         | 37        | °C/W  | For more information about thermal metrics, see application note <i>ANO1 Thermal Characteristics</i> .                                                                                                                                                                                  |  |  |  |  |
| Temperature Ranges and Storage Condition | ons                     |           |       |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Junction Temperature                     |                         | +125      | °C    |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Storage Temperature Range                | -55                     | +150      | °C    |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Package Body Temperature                 |                         | +260      | °C    | The reflow peak soldering temperature (body temperature) specified is in accordance with <i>IPC/JEDEC J-STD-020"Moisture/Reflow Sensitivity Classification for Non-Hermetic Solid State Surface Mount Devices".</i> The lead finish for Pb-free leaded packages is matte tin (100% Sn). |  |  |  |  |
| Humidity non-condensing                  | 5                       | 85        | %     |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Moisture Sensitive Level                 |                         | 3         |       | Represents a max. floor life time of 168h                                                                                                                                                                                                                                               |  |  |  |  |



## 6 Electrical Characteristics

VCC = +3.1V to +3.6V, Typical values are at TAMB = +25°C, VCC = 3.3V (unless otherwise specified). All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods..

Table 3. Electrical Characteristics

| Symbol     | Parameter                                 | Condition                                                       | Min          | Тур   | Max          | Unit  |
|------------|-------------------------------------------|-----------------------------------------------------------------|--------------|-------|--------------|-------|
| Тамв       | Operating Temperature Range               |                                                                 | -40          |       | +85          | °C    |
| TJ         | Operating Junction Temperature            |                                                                 | -40          |       | +125         | °C    |
| Input Supp | ly                                        |                                                                 |              |       |              |       |
| Vcc        | Supply Voltage                            |                                                                 | 3.1          |       | 3.6          | V     |
|            |                                           | All outputs off, RIREF = $1k\Omega$                             |              | 8.5   | 15           |       |
| loc        | Supply Current                            | All outputs on, RIREF = $1k\Omega$                              |              | 15    | 20           | mA    |
| Icc        | Зирріу Сипепі                             | All outputs off, RIREF = $10k\Omega$                            |              | 2     | 4            | ША    |
|            |                                           | All outputs on, RIREF = $10k\Omega$                             |              | 3     | 5            |       |
|            |                                           | VIN = VCC or GND;<br>Pins OEN, GSCLK, CLK, SDI, LD, PD          | -1           |       | 1            |       |
| l          | Input Current                             | VIN = Vcc; pin MODE                                             |              |       | 50           | μΑ    |
|            |                                           | VIN = GND; pin MODE                                             | -1           |       | 1            |       |
| IPD        | Power Down Current                        |                                                                 |              | 40    |              | nA    |
| Output     |                                           |                                                                 |              |       |              |       |
| Vout       | Voltage Applied to Output<br>(OUT0:OUT15) |                                                                 | 1.5          |       | 30           | V     |
| Icoc       | Constant Output Current                   | All outputs on, Vout = 1.5V,<br>RIREF = $1k\Omega$              | 36           | 40    | 44           | mA    |
|            | Constant Output Current Error             | Vout = 1.5V, Riref = $1k\Omega$ , OUT0:OUT15                    |              | ±1    |              |       |
|            |                                           | Vout = 1.5V, Riref = $10k\Omega$ , OUT0:OUT15                   |              | ±1.5  |              |       |
| ΔΙσος      |                                           | Device to device, average current from OUT0:OUT15, RIREF = 1kΩ  |              | ±1    |              | %     |
|            |                                           | Device to device, average current from OUT0:OUT15, RIREF = 10kΩ |              | ±1    |              |       |
| ILEAK      | Leakage Output Current                    | All outputs off, Vout = 30V,<br>RIREF = $1k\Omega$ , OUT0:OUT15 |              | 20    |              | nA    |
| ΔILNR      | Line Regulation                           | Vout = 1V, Riref = $1k\Omega$ OUT0:OUT15                        |              | ±1    | ±2.5         | %/V   |
| ΔILINK     | Line Regulation                           | Vout = 1V, Riref = $10k\Omega$ OUT0:OUT15                       |              | ±0.2  | ±2.5         | 701 V |
| ΔILDR      | Load Dogulation                           | Vout = 1.5V to 4V, Riref = $1k\Omega$ , OUT0:OUT15              |              | ±0.1  | ±0.4         | %/V   |
| AILDR      | Load Regulation                           | Vout = 1.5V to 4V, Riref = $10k\Omega$ , OUT0:OUT15             |              | ±0.01 | ±0.4         | 701 V |
| Logic Leve | ls                                        |                                                                 |              |       |              |       |
| VIH        | High-Level Input Voltage                  |                                                                 | 0.8 x<br>Vcc |       | Vcc          | V     |
| VIL        | Low-Level Input Voltage                   |                                                                 | GND          |       | 0.2 x<br>Vcc | V     |
| Voн        | High-Level Output Voltage                 | IOH = -1mA, SDO                                                 | Vcc -0.5     |       |              | V     |
| Vol        | Low-Level Output Voltage                  | IoL = 1mA, SDO, XERR                                            |              |       | 0.5          | V     |
| Юн         | High-Level Output Current                 | Vcc = 5 V at SDO                                                | -1.0         |       |              | mA    |



Table 3. Electrical Characteristics (Continued)

| Symbol | Parameter                    | Condition              | Min  | Тур  | Max  | Unit |
|--------|------------------------------|------------------------|------|------|------|------|
| loL    | Low-Level Output Current     | Vcc = 5 V at SDO, XERR | 1.0  |      |      | mA   |
| VLOD   | LED Open Detection Threshold |                        |      | 0.3  | 0.4  | ٧    |
| VIREF  | Reference Voltage Output     | Riref = 1kΩ            | 1.23 | 1.27 | 1.32 | ٧    |

## **Timing Characteristics**

VCC = +3.1V to +3.6V, TAMB = -40°C to +85°C. Typical values are at TAMB = +25°C, VCC = 3.3V (unless otherwise specified).

Table 4. Output Tming Characteristics

| Symbol           | Parameter                                                | Conditions                                                         | Min | Тур | Max | Unit |
|------------------|----------------------------------------------------------|--------------------------------------------------------------------|-----|-----|-----|------|
| tR0              | Diag Time                                                | SDO SDO                                                            |     | 8   |     |      |
| tR1 <sup>1</sup> | Rise Time                                                | OUT <i>n</i> , DC = $3F_{HEX}$ , RIREF = $1k\Omega$                |     | 25  |     | ns   |
| tF0              |                                                          | SDO SDO                                                            |     | 8   |     |      |
| tF1 <sup>1</sup> | Fall Time                                                | OUT $n_i$ DC = 3F <sub>HEX</sub> , RIREF = 1k $\Omega$             |     | 25  |     | ns   |
| tPD0             |                                                          | CLK, SDO <sup>2</sup>                                              |     |     |     |      |
| tPD1             | Propagation Delay Time                                   | OUT0, OUT1, OUT2, OUT3 $^2$ , RIREF = 1k $\Omega$ , turn ON delay  |     | 15  |     | ns   |
| tPD2             |                                                          | OUT0, OUT1, OUT2, OUT3 $^2$ , RIREF = 1k $\Omega$ , turn OFF delay |     |     |     |      |
|                  |                                                          | OUT4, OUT5, OUT6, OUT7 <sup>2</sup>                                |     |     |     |      |
| tD               | Average Output Delay Time (can be turend off on request) | OUT8, OUT9, OUT10, OUT11 <sup>2</sup>                              |     | 25  |     | ns   |
|                  |                                                          | OUT12, OUT13, OUT14, OUT15 <sup>2</sup>                            |     |     |     |      |

<sup>1.</sup> Value can be factory trimmed for EMI improvement

### **Interface Characteristics**

VCC = +3.1V to +3.6V, TAMB =  $-40^{\circ}C$  to  $+85^{\circ}C$ . Typical values are at TAMB =  $+25^{\circ}C$ , VCC = 3.3V (unless otherwise specified).

Table 5. Serial Interface Timing Characteristics

| Symbol    | Parameter                  | Conditions                   | Min | Тур  | Max | Unit |
|-----------|----------------------------|------------------------------|-----|------|-----|------|
| fclk      | Data Shift Clock Frequency | CLK                          |     |      | 30  | MHz  |
| fgsclk    | Greyscale Clock Frequency  | GSCLK                        |     |      | 5   | MHz  |
| twHo/twLo | CLK Pulse Duration         | CLK = 1/0 <sup>1</sup>       | 16  |      |     | ns   |
| twH1/twL1 | GSCLK Pulse Duration       | GSCLK = 1/0 <sup>2</sup>     | tbd |      |     | ns   |
| tWH2      | LD Pulse Duration          | LD = 1 <sup>1</sup>          | 20  |      |     | ns   |
| twH3      | OEN Pulse Duration         | OEN = 1 <sup>2</sup>         | 20  |      |     | ns   |
| terr      | Error Detection Duration   | LD = 1, OEN = 0 <sup>3</sup> |     | 1000 |     | ns   |

<sup>2.</sup> See Figure 10 on page 13.



Table 5. Serial Interface Timing Characteristics

| Symbol | Parameter  | Conditions              | Min | Тур | Max | Unit |
|--------|------------|-------------------------|-----|-----|-----|------|
| tsuo   |            | SDI, CLK <sup>4</sup>   | 12  |     |     |      |
| tsu1   |            | CLK, LD <sup>3</sup>    | 12  |     |     |      |
| tsu2   | Setup Time | MODE, CLK <sup>5</sup>  | 12  |     |     | ns   |
| tsu3   |            | MODE, LD <sup>4</sup>   | 12  |     |     |      |
| tsu4   |            | OEN, GSCLK <sup>2</sup> | 12  |     |     |      |
| tHo    |            | CLK, SDI <sup>3</sup>   | 12  |     |     |      |
| tH1    |            | LD, CLK <sup>1</sup>    | 12  |     |     |      |
| tH2    | Hold Time  | CLK, MODE <sup>4</sup>  | 12  |     |     | ns   |
| tнз    |            | LD, MODE <sup>4</sup>   | 12  |     |     |      |
| tH4    |            | OEN, GSCLK <sup>2</sup> | 12  |     |     |      |

- 1. See Figure 6 on page 10.
- 2. See Figure 10 on page 13.
- 3. See Figure 4 on page 8
- 4. See Figure 8 on page 11.
- 5. See Figure 3 on page 7.



# 7 Detailed Description

### **Serial Interface**

The AS1121 features a versatile 3-pin (CLK, SDI, and SDO) serial interface, which can be connected to microcontrollers or digital signal processors in various configurations.

The rising edge of the CLK signal shifts data from pin SDI to the internal register. After all data is clocked in, the serial data is latched into the internal registers at the rising edge of the LD signal.

Note: All data is clocked in with the MSB first.

Multiple AS1121 devices can be cascaded by connecting the SDO pin of one device with pin SDI of the next device (see Figure 11 on page 14). The SDO pin can also be connected to the microcontroller to receive status information from the AS1121. The serial data format is 96-bit or 192-bit wide, depending on mode of the device (see LD on page 2).

Figure 3. Serial Data Input Timing Diagram





## **Error Information Output**

The open-drain output pin XERR indicates if the device is in error condition (open LED detect or overtemperature). During normal operation, the internal transistor connected to pin XERR is turned off and the voltage on XERR is pulled up to Vcc through an external pullup resistor.

If an open LED or an overtemperature condition is detected, the internal transistor is switched on, and XERR is pulled to GND. Because XERR is an open-drain output, multiple AS1121 devices can be ORed together and pulled up to VCC with a single pullup resistor (see Figure 11 on page 14). This reduces the number of signals needed to report a system error.

To differentiate the the open LED from the overtemperature condition the status information data (SID) of the AS1121 needs to be read out.

## **Open LED Detection**

The AS1121 integrated open LED detection circuit reports an error if any of the 16 LEDs is open or disconnected from the circuit. The open LED detection circuit trips when the error detection is activated and the voltage at OUT n is less than VLOD.

**Note:** The voltage at each OUT n is sampled 1 µs after being switched on. Please refer to Figure 4 on page 8.

The open LED detection circuit also pulls XERR to GND when tripped. The open LED status of each channel can also be read out from the AS1121 status information data (SID) during a greyscale data input cycle.



Figure 4. Error Detection Timing (GS=FFFF<sub>HEX</sub>, DC=3F<sub>HEX</sub>)

**Note:** The rising edge of LD latches new data into the internal registers depending on the logic level of the pin MODE. If the pin MODE is tied GND, the greyscale registers are updated. If the pin MODE is tied to VCC, the dot correction registers are updated.



### OUTn Enable

All OUT*n* channels can be collectively switched off with one signal. When OEN is set to 1, all OUT*n* channels are disabled, regardless of the device logic operations. The greyscale counter is also reset when OEN is set to 1.

When OEN is set to 0, all OUT n channels are in normal operation.

Table 6. Pin OEN Truth Table

| OEN | OUT0:OUT15       |
|-----|------------------|
| 0   | Normal Operation |
| 1   | Disabled         |

## **Setting Maximum Channel Current**

The maximum output current per channel is programmed by a single resistor, RIREF, which is placed between pin IREF and GND. The voltage on pin IREF is set by an internal band gap VIREF (1.27V typ). The maximum channel current is equivalent to the current flowing through RIREF multiplied by a factor of 31.5. The maximum output current is calculated as:

$$IMAX = \frac{VIREF}{RIREF} \times 31.5$$
 (EQ 1)

#### Where:

VIREF = 1.27V

RIREF = User-selected external resistor.

## **Power Dissipation**

To ensure proper operation of the device, the total power dissipation of the AS1121 must be below the power dissipation rating of the device package. Total power dissipation is calculated as:

PD = (Vcc x lcc) + (Vout x lmax x 
$$nx = \frac{DCn}{63}$$
 dpwm) (EQ 2)

#### Where:

Vcc is the device supply voltage;

Icc is the device supply current;

Vout is the device OUT n voltage when driving LED current;

IMAX is the LED current adjusted by RIREF;

DCn is the maximum dot correction value for OUTn.

*n* is the number of OUT*n* driving LED at the same time;

dРWM is the duty cycle defined by pin OEN or the greyscale PWM value.

## **Operating Modes**

The AS1121 operates in two modes (see Table 7). Greyscale operating mode (see Figure 8 on page 11) and the shift registers are in reset state at power-up.

Table 7. Operating Modes

| Mode | Input Shift Register | Operating Mode                 |
|------|----------------------|--------------------------------|
| 0    | 192-bit              | Greyscale PWM Mode             |
| 1    | 96-bit               | Dot Correction Data Input Mode |



## **Setting Dot Correction**

The AS1121 can perform independent fine-adjustments to the output current of each channel, i.e., dot correction. Dot correction is used to adjust brightness deviations of LEDs connected to the output channels (OUT0:OUT15).

The device powers up with the following default seetings: DC = 63 and GS = 4095.

The 16 channels can be individually programmed with a 6-bit word. The channel output can be adjusted in 64 steps from 0 to 100% of the maximum output current (IMAX). The output current for each OUT*n* channel can be calculated as:

#### Where:

IMAX is the maximum programmable output current for each output; DCn is the programmed dot correction value for output (DCn = 0 to 63); n = 0 to 15

Dot correction data are simultaneously entered for all channels. The complete dot correction data format consists of 16 x 6-bit words, which forms a 96-bit serial data packet (see Figure 5). Channel data is put on one by one, and the data is clocked in with the MSB first.

Figure 5. Dot Correction Data Packet Format



Figure 6. Dot Correction Data Input Timing Diagram





## **Setting Greyscale Brightness**

The brightness of each channel output can be adjusted using a 12 bits-per-channel PWM control scheme which results in 4096 brightness steps, from 0% to 100% brightness. The brightness level for each output is calculated as:

$$\text{\%Brightness} = \frac{\text{GS}n}{4095} \times 100$$
 (EQ 4)

#### Where:

GSn is the programmed greyscale value for OUTn (GSn = 0 to 4095); n = 0 to 15 greyscale data for all outputs.

The device powers up with the following default seetings: GS = 4095 and DC = 63.

The input shift register shifts greyscale data into the greyscale register for all channels simultaneously. The complete greyscale data format consists of 16 x 12 bit words, which forms a 192-bit wide data packet (see Figure 7).

**Note:** The data packet must be clocked in with the MSB first.

Figure 7. Greyscale Data Packet Format



When pin MODE is tied to GND, the AS1121 enters greyscale data input mode. The device switches the input shift register to 192-bit width. After all data is clocked in, the rising edge of the LD signal latches the data into the greyscale register (see Figure 8).

All greyscale data in the input shift register is replaced with status information data (SID) after latching into the greyscale register.

Figure 8. Greyscale Data Input Timing Diagram





## Status Information Data (SID)

The AS1121 contains an integrated status information register, which can be accessed in greyscale mode (MODE = GND). Once the LD signal latches the data into the greyscale register, the input shift register data is replaced with status information data (see Figure 9).

The Open LED information as well as the dot-correction registers can be read out at pin SDO. The status information data packet is 192 bits wide. Bits 31:16 contain the open LED detection status of each channel. Bits 167:72 contain the data of the dot-correction register. The remaining bits are reserved. The complete status information data packet is shown in Figure 9.

Figure 9. Status Information Data Packet Format





## **Greyscale PWM Operation**

The falling edge of the OEN signal initiates a greyscale PWM cycle. The first GSCLK pulse after the falling edge of OEN increments the greyscale counter by one and switches on any OUT*n* whose greyscale value does not equal zero. Each subsequent rising edge of GSCLK increments the greyscale counter by one.

The AS1121 compares the greyscale value of each OUTn channel with the greyscale counter value. All OUTn whose greyscale values equal the counter values are switched off. A OEN = 1 signal after 4096 GSCLK pulses resets the greyscale counter to zero and completes a greyscale PWM cycle (see Figure 10).

Figure 10. Greyscale PWM Cycle Timing Diagram



### **Output Delay**

To minimize the ripple on the inrush current, the outputs are delayed and are not switching at the same time. The 16 channels of the AS1121 are combined in groups of 4. The channels within the groups OUT0:OUT3, OUT4:OUT7, OUT8:OUT11, OUT12:OUT15 are switching at the same time. Between the 4 groups a delay of td = 25ns (typ.) is implemented. On request this delay can be turned off (see Ordering Information on page 17).

To increase the EMI performance the rising and falling edges of the OUTn signals are symmetrical (tR = tF = 25ns). The rise- and fall-times are factory set and can be changed on request. For further information and requests, please contact us mailto:sales@austriamicrosystems.com.



## Serial Data Transfer Rate

Figure 11 shows a cascaded arrangement AS1121 devices connected to a controller, building a basic module of an LED display system.

Figure 11. Cascaded Configuration



The maximum number of cascading AS1121 devices depends on the application system and is in the range of 40 devices. The minimum frequency needed can be calculated by the following equations:

#### Where:

 $\label{eq:GSCLK} \textbf{GSCLK} is the minimum frequency needed for GSCLK}; \\ \textbf{fUPDATE} is the update rate of whole cascaded system. \\ \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK} is the update rate of whole cascaded system. \\ \textbf{GSCLK}$ 

fclk = 
$$193 \times \text{fupdate} \times n$$
 (EQ 6)

#### Where:

fclk is the minimum frequency needed for CLK and SIN; fupdate is the update rate of whole cascaded system; n is the number of cascaded of AS1121 devices.



# 8 Package Drawings and Markings

Figure 12. 32-pin TQFN 5x5 mm Marking



Figure 13. Packaging Code YYWWIZZ

| YY                                  | WW                 |                  | ZZ                              |
|-------------------------------------|--------------------|------------------|---------------------------------|
| last two digits of the current year | manufacturing week | plant identifier | free choice / traceability code |



Figure 14. 32-pin TQFN 5x5 mm Package



| REF.     | MIN          | NOM      | MAX          |
|----------|--------------|----------|--------------|
| Α        | 0.80         | 0.90     | 1.00         |
| A1       | 0            | 0.02     | 0.05         |
| A3       | 1            | 0.20 REF | -            |
| L        | 0.30         | 0.35     | 0.40         |
| L1       | 0            | _        | 0.15         |
| Ь        | 0.18         | 0.25     | 0.30         |
| D        |              | 5.00 BSC |              |
| E        |              | 5.00 BSC |              |
| е        |              | 0.50 BSC |              |
| D2<br>E2 | 3.50         | 3.60     | 3.70<br>3.70 |
| E2       | 3.50<br>3.50 | 3.60     | 3.70         |
| aaa      | -            | -        | 0.15         |
| bbb      | 1            | _        | 0.10         |
| ccc      | 1            | _        | 0.10         |
| ddd      | 1            | _        | 0.05         |
| eee      | -            | _        | 0.08         |
| fff      | _            | _        | 0.10         |
| N        |              | 32       |              |

- 1. DIMENSIONS & TOLERANCEING CONFIRM TO ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGELS ARE IN DEGREES.
- 3. DIMENSION 6 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP. DIMENSION L1 REPRESENTS TERMINAL FULL BACK FROM PACKAGE EDGE UP TO 0.15mm IS ACCEPTABLE.
- $\stackrel{\textstyle \triangle}{\triangle}$  Coplanarity applies to the exposed heat slug as well as the terminal.
- 5. RADIUS ON TERMINAL IS OPTIONAL.
- 6. N IS THE TOTAL NUMBER OF TERMINALS.

| all austriamicrosystems |                 |                 | ASSEMBLY ENGINEERING                                                |                                                         |
|-------------------------|-----------------|-----------------|---------------------------------------------------------------------|---------------------------------------------------------|
| DRAVN<br>RH8            | a leap ahead i  |                 | TITLE<br>SAWN QFN, PULL BACK, 5x5x0.9mm<br>32 LEAD, 3.60mm SQ. ePAD | REFERENCE DOCUMENT<br>JEDEC MO - 220<br>LATEST REVISION |
| CHECKED<br>GBO          | DATE 2010.10.29 |                 | DRAVING NO. QRK                                                     | UNIT                                                    |
| APPROVED MKR            | 2010.10.29      | SHEET<br>1 DF 1 | DIMENSION AND TOLERANCE                                             | SCALE NOT IN SCALE                                      |



# 9 Ordering Information

The device is available as the standard products shown in Table 8.

Table 8. Ordering Information

| Ordering Code | Marking | Description                                                                         | Delivery Form | Package            |
|---------------|---------|-------------------------------------------------------------------------------------|---------------|--------------------|
| AS1121-BQFT   | AS1121  | 16-Channel LED Driver with Dot Correction and Greyscale PWM                         | Tape and Reel | 32-pin TQFN 5x5 mm |
| AS1121B-BQFT* | AS1121B | 16-Channel LED Driver with Dot Correction and<br>Greyscale PWM without Output Delay | Tape and Reel | 32-pin TQFN 5x5 mm |

<sup>\*)</sup> on request

**Note:** All products are RoHS compliant.

Buy our products or get free samples online at ICdirect: http://www.austriamicrosystems.com/ICdirect

Technical Support is found at http://www.austriamicrosystems.com/Technical-Support

For further information and requests, please contact us mailto:sales@austriamicrosystems.com or find your local distributor at http://www.austriamicrosystems.com/distributor



## Copyrights

Copyright © 1997-2011, austriamicrosystems AG, Tobelbaderstrasse 30, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

#### **Disclaimer**

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.



### **Contact Information**

Headquarters
austriamicrosystems AG
Tobelbaderstrasse 30
A-8141 Unterpremstaetten, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

http://www.austriamicrosystems.com/contact