









LP8764-Q1 SNVSAZ9 - MARCH 2022

# LP8764-Q1 Four-Phase, 20-A Buck Converter With Integrated Switches

#### 1 Features

- AEC-Q100 Qualified with the following results:
  - Input voltage: 2.8 V to 5.5 V
  - Device temperature grade 1: –40°C to +125°C ambient operating temperature range
  - Device HBM ESD classification Level 2
  - Device CDM ESD classification Level C4B
- Functional Safety-Compliant
  - Developed for functional safety applications
  - Documentation available to aid ISO 26262 system design up to ASIL-D
  - Documentation available to aid IEC 61508 system design up to SIL-3
  - Systematic capability up to ASIL-D
  - Hardware integrity up to ASIL-D
  - Windowed voltage and over-current monitors
  - Watchdog with selectable trigger / Q&A mode
  - Level or PWM error signal monitoring (ESM)
  - Thermal monitoring with high temperature warning and thermal shutdown
  - Bit-integrity (CRC) error detection on configuration registers and non-volatile memory
- 4 high-efficiency step-down DC/DC converters:
  - Output voltage: 0.3 V to 3.34 V (0.3 V to 1.9 V for multi-phase outputs)
  - Maximum output current: 5 A per phase, up to 20 A with 4-phase configuration
  - Programmable output voltage slew-rate: 0.5 mV/µs to 33 mV/µs
  - Switching frequency: 2.2 MHz or 4.4 MHz
- 10 configurable general purpose I/O (GPIO)
- SPMI interface for multi-PMIC synchronization
- Input overvoltage monitor (OVP) and undervoltage lockout (UVLO)

#### Configurable PVIN\_B1 multi-phase PVIN B2 PVIN\_B3 PVIN B4 Outputs VCCA SW B4 FB\_B1 FB B2 VIO FB B3 nINT FB B4 VOUT LDO SCL\_I2C1/SCK\_SPI SDA\_I2C1/SDI\_SPI GPIO1...10 Copyright @ 2019, Texas Instruments Incorporate

Simplified Schematic

#### 2 Applications

- Advanced driver assistance systems (ADAS)
- Front camera
- Surround view system ECU
- Long range radar
- Sensor fusion
- Domain controller

### 3 Description

The LP8764-Q1 device is designed to meet the power management requirements of the latest processors and platforms in various safety-relevant automotive and industrial applications. The device has four stepdown DC/DC converter cores, that are configurable for five different phase configurations from one 4phase output to four 1-phase outputs. The device settings can be changed by I<sup>2</sup>C-compatible serial interface or by a SPI serial interface.

The automatic PFM/PWM (AUTO mode) operation together with the automatic phase adding and phase shedding maximizes efficiency over a wide outputcurrent range. The LP8764-Q1 device supports remote differential voltage sensing for multiphase outputs to compensate IR drop between the regulator output and the point-of-load (POL) that improves the accuracy of the output voltage. The switching clock can be forced to PWM mode and the phases are interleaved. The switching can be synchronized to an external clock and spread-spectrum mode can be enabled to minimize the disturbances.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE      | BODY SIZE (NOM)   |
|-------------|--------------|-------------------|
| LP8764-Q1   | VQFN-HR (32) | 5.50 mm × 5.00 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



**Efficiency vs Output Current (1-phase)** 



### **Table of Contents**

| 8.4 Device State Machine3                               |
|---------------------------------------------------------|
| 8.5 Power Resources6                                    |
| 8.6 Residual Voltage Checking6                          |
| 8.7 Output Voltage Monitor and PGOOD Generation7        |
| 8.8 General-Purpose I/Os (GPIO Pins)7                   |
| 8.9 Thermal Monitoring7                                 |
| 8.10 Interrupts8                                        |
| 8.11 Control Interfaces8                                |
| 8.12 Multi-PMIC Synchronization94                       |
| 8.13 NVM Configurable Registers10                       |
| 8.14 Watchdog (WD)10                                    |
| 8.15 Error Signal Monitor (ESM)12                       |
| 8.16 Register Map13                                     |
| 9 Application and Implementation28                      |
| 9.1 Application Information28                           |
| 9.2 Typical Applications28                              |
| 10 Power Supply Recommendations29                       |
| 11 Layout29                                             |
| 11.1 Layout Guidelines29                                |
| 11.2 Layout Example30                                   |
| 12 Device and Documentation Support30                   |
| 12.1 Receiving Notification of Documentation Updates 30 |
| 12.2 Support Resources30                                |
| 12.3 Trademarks30                                       |
| 12.4 Electrostatic Discharge Caution30                  |
| 12.5 Glossary30                                         |
| 13 Mechanical, Packaging, and Orderable                 |
| Information30                                           |
|                                                         |
|                                                         |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE       | REVISION | NOTES           |
|------------|----------|-----------------|
| March 2022 | *        | Initial Release |

# **5 Pin Configuration and Functions**



Figure 5-1. RQK Package 32-Pin VQFN-HR Top View



### **Table 5-1. Pin Functions**

|     | PIN                                                                                                         |     |         | Table 3-1. Fill I ulictions                                                                                                                                                               | CONNECTION IF                      |  |
|-----|-------------------------------------------------------------------------------------------------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| NO. | NAME                                                                                                        | I/O | TYPE    | DESCRIPTION                                                                                                                                                                               | NOT USED                           |  |
|     |                                                                                                             | I/O | Digital | Primary function: General Purpose Input/Output signal. When configured as an output pin, it can be included as part of the power sequencer output signal to enable an external regulator. | Input: Ground,<br>Output: Floating |  |
|     |                                                                                                             | 0   | Digital | Alternative programmable function: EN_DRV - Enable Drive output pin to indicate the device entering safe state (set low when ENABLE_DRV bit is '0').                                      | Floating                           |  |
| 1   | GPIO1                                                                                                       | 0   | Digital | Alternative programmable function: nRSTOUT_SOC - System reset or power on reset output (low = reset).                                                                                     | Floating                           |  |
|     |                                                                                                             | 0   | Digital | Alternative programmable function: PGOOD - Programmable Power Good indication pin.                                                                                                        | Floating                           |  |
|     |                                                                                                             | I   | Digital | Alternative programmable function: nSLEEP1 or nSLEEP2, which are the sleep request signals for the device to go to lower power states (Active Low).                                       | Ground                             |  |
|     |                                                                                                             | Ι   | Digital | Alternative programmable function: WKUP1 or WKUP2, which are the wake-up request signals for the device to go to higher power states.                                                     | Ground                             |  |
|     |                                                                                                             | I/O | Digital | Primary function: General Purpose Input/Output signal. When configured as an output pin, it can be included as part of the power sequencer output signal to enable an external regulator. | Input: Ground,<br>Output: Floating |  |
|     |                                                                                                             | Ι   | Digital | Alternative programmable function: SCL_I2C2 - Serial interface clock input for I2C access.                                                                                                | Ground                             |  |
| 2   | GPIO2                                                                                                       | I   | Digital | Alternative programmable function: CS_SPI - Serial interface Chip Select signal for SPI access.                                                                                           | Ground                             |  |
|     |                                                                                                             | -   | Digital | Alternative programmable function: TRIG_WDOG - Trigger signal for trigger mode watchdog.                                                                                                  | Ground                             |  |
|     |                                                                                                             | ı   | Digital | Alternative programmable function: nSLEEP1 or nSLEEP2, which are the sleep request signals for the device to go to lower power states (Active Low).                                       | Ground                             |  |
|     |                                                                                                             | Ι   | Digital | Alternative programmable function: WKUP1 or WKUP2, which are the wake-up request signals for the device to go to higher power states.                                                     | Ground                             |  |
|     |                                                                                                             | I/O | Digital | Primary function: General Purpose Input/Output signal. When configured as an output pin, it can be included as part of the power sequencer output signal to enable an external regulator. | Input: Ground,<br>Output: Floating |  |
|     |                                                                                                             | I/O | Digital | Alternative programmable function: SDA_I2C2 - Serial interface data input and output for I2C access.                                                                                      | Ground                             |  |
| 3   | GPIO3                                                                                                       | 0   | Digital | Alternative programmable function: SDO_SPI - Serial interface data output signal for SPI access.                                                                                          | Floating                           |  |
|     |                                                                                                             | Ι   | Digital | Alternative programmable function: nSLEEP1 or nSLEEP2, which are the sleep request signals for the device to go to lower power states (Active Low).                                       | Ground                             |  |
|     |                                                                                                             | -   | Digital | Alternative programmable function: WKUP1 or WKUP2, which are the wake-up request signals for the device to go to higher power states.                                                     | Ground                             |  |
| ,   | SCL I2C1/                                                                                                   | I   | Digital | If SPI is not used: SCL_I2C1 - Serial interface clock input for I2C access.                                                                                                               | Ground                             |  |
| 4   | SCK_SPI                                                                                                     | I   | Digital | If SPI is used: SCK_SPI - Serial interface clock input for SPI access.                                                                                                                    | Ground                             |  |
| 5   | SDA_I2C1/ I/O Digital If SPI is not used: SDA_I2C1 - Serial interface data input and output for I2C access. |     |         |                                                                                                                                                                                           |                                    |  |
|     | SDI_SPI                                                                                                     | I   | Digital | If SPI is used: SDI_SPI - Serial interface data input signal for SPI access.                                                                                                              | Ground                             |  |
| 6   | FB_B2                                                                                                       | 1   | Analog  | Output voltage feedback (positive) for BUCK2. Alternatively ground feedback for BUCK1 in multiphase configuration.                                                                        | Ground                             |  |
| 7   | FB_B1                                                                                                       | _   | Analog  | Output voltage feedback (positive) for BUCK1.                                                                                                                                             | Ground                             |  |



### **Table 5-1. Pin Functions (continued)**

|     | PIN     |                                                                                                              |                                                                                                                                                               | Table 5-1. Pin Functions (continued)                                                                                                                                                        | CONNECTION IF                      |
|-----|---------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| NO. | NAME    | l/O                                                                                                          | TYPE                                                                                                                                                          | DESCRIPTION                                                                                                                                                                                 | NOT USED                           |
|     |         | I/O                                                                                                          | Digital                                                                                                                                                       | Primary function: General Purpose Input/Output signal. When configured as an output pin, it can be included as part of the power sequencer output signal to enable an external regulator.   | Input: Ground,<br>Output: Floating |
|     |         | I                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: ENABLE - External power-on control.                                                                                                                      | Ground                             |
| •   | ODIO 4  | I                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: TRIG_WDOG - Trigger signal for trigger mode watchdog.                                                                                                    | Ground                             |
| 8   | GPIO4   | _                                                                                                            | Analog                                                                                                                                                        | Alternative programmable function: BUCK1_VMON - Voltage monitoring input for BUCK1 regulator.                                                                                               | Ground                             |
|     |         | I                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: nSLEEP1 or nSLEEP2, which are the sleep request signals for the device to go to lower power states (Active Low).                                         | Ground                             |
|     |         | I                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: WKUP1 or WKUP2, which are the wake-up request signals for the device to go to higher power states.                                                       | Ground                             |
| 9   | nINT    | 0                                                                                                            | Digital                                                                                                                                                       | Open-drain interrupt output, active LOW.                                                                                                                                                    | Floating                           |
|     |         | I/O                                                                                                          | Digital                                                                                                                                                       | Primary function: General Purpose Input/Output signal. When configured as an output pin, it can be included as part of the power sequencer output signal to enable an external regulator.   | Input: Ground,<br>Output: Floating |
| 10  |         | I                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: SYNCCLKIN - External switching clock input for Buck regulators.                                                                                          | Ground                             |
|     | GPIO5   | O Digital Alternative programmable function: SYNCCLKOUT - Switching clock output for external regulators.    |                                                                                                                                                               | Floating                                                                                                                                                                                    |                                    |
|     |         | O Digital Alternative programmable function: nRSTOUT_SOC - System reset or powon reset output (low = reset). |                                                                                                                                                               | Alternative programmable function: nRSTOUT_SOC - System reset or power on reset output (low = reset).                                                                                       | Floating                           |
|     |         | I                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: nSLEEP1 or nSLEEP2, which are the sleep request signals for the device to go to lower power states (Active Low).                                         | Ground                             |
|     |         | I                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: WKUP1 or WKUP2, which are the wake-up request signals for the device to go to higher power states.                                                       | Ground                             |
| 11  | SW_B1   | _                                                                                                            | Analog                                                                                                                                                        | BUCK1 switch node.                                                                                                                                                                          | Floating                           |
| 12  | PVIN_B1 | _                                                                                                            | Power                                                                                                                                                         | Power input for BUCK1. The separate power pins PVIN_Bx are not connected together internally – PVIN_Bx and VCCA pins must be connected together in the application and be locally bypassed. | System supply                      |
| 13  | PGND    | _                                                                                                            | Ground                                                                                                                                                        | Power ground for Buck regulators.                                                                                                                                                           | Ground                             |
| 14  | PVIN_B2 | _                                                                                                            | Power                                                                                                                                                         | Power input for BUCK2. The separate power pins PVIN_Bx are not connected together internally – PVIN_Bx and VCCA pins must be connected together in the application and be locally bypassed. | System supply                      |
| 15  | SW_B2   | _                                                                                                            | Analog                                                                                                                                                        | BUCK2 switch node.                                                                                                                                                                          | Floating                           |
|     |         | I/O                                                                                                          | Digital                                                                                                                                                       | Primary function: General Purpose Input/Output signal. When configured as an output pin, it can be included as part of the power sequencer output signal to enable an external regulator.   | Input: Ground,<br>Output: Floating |
|     |         | I                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: nERR_MCU - System error count down input signal from the MCU.                                                                                            | Floating                           |
| 16  | GPIO6   | 0                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: SYNCCLKOUT - Switching clock output for external regulators.                                                                                             | Floating                           |
|     |         | 0                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: PGOOD - Programmable Power Good indication pin.                                                                                                          | Floating                           |
|     |         | I                                                                                                            | I Digital Alternative programmable function: nSLEEP1 or nSLEEP2, which are the sleep request signals for the device to go to lower power states (Active Low). |                                                                                                                                                                                             | Ground                             |
|     |         | I                                                                                                            | Digital                                                                                                                                                       | Alternative programmable function: WKUP1 or WKUP2, which are the wake-up request signals for the device to go to higher power states.                                                       | Ground                             |



### **Table 5-1. Pin Functions (continued)**

|     | PIN      | 1/0         | TVDE    | DECORIDATION                                                                                                                                                                                    | CONNECTION IF                                                                                                                                                                             |  |
|-----|----------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME     | I/O         | TYPE    | DESCRIPTION                                                                                                                                                                                     | NOT USED                                                                                                                                                                                  |  |
|     |          | I/O         | Digital | Primary function: General Purpose Input/Output signal. When configured as an output pin, it can be included as part of the power sequencer output signal to enable an external regulator.       | Input: Ground,<br>Output: Floating                                                                                                                                                        |  |
|     |          | ı           | Digital | Alternative programmable function: nERR_MCU - System error count down input signal from the MCU.                                                                                                | Floating                                                                                                                                                                                  |  |
| 47  | ODIO7    | 0           | Analog  | Alternative programmable function: REFOUT - Buffered bandgap output.                                                                                                                            | Floating                                                                                                                                                                                  |  |
| 17  | GPIO7    | ı           | Analog  | Alternative programmable function: VMON1 - External voltage monitoring input.                                                                                                                   | Ground                                                                                                                                                                                    |  |
|     |          | I           | Digital | Alternative programmable function: nSLEEP1 or nSLEEP2, which are the sleep request signals for the device to go to lower power states (Active Low).                                             | Ground                                                                                                                                                                                    |  |
|     |          | I           | Digital | Alternative programmable function: WKUP1 or WKUP2, which are the wake-up request signals for the device to go to higher power states.                                                           | Ground                                                                                                                                                                                    |  |
| 18  | VCCA     | _           | Power   | Supply voltage for internal LDO. VCCA and PVIN_Bx pins must be connected together in the application and be locally bypassed.                                                                   | System supply                                                                                                                                                                             |  |
| 19  | AGND1    | _           | Ground  | Ground                                                                                                                                                                                          | Ground                                                                                                                                                                                    |  |
| 20  | VOUT_LDO | _           | Power   | LDO regulator filter node. LDO is used for internal purposes.                                                                                                                                   | _                                                                                                                                                                                         |  |
| 21  | AGND2    | _           | Ground  | Ground                                                                                                                                                                                          | Ground                                                                                                                                                                                    |  |
| 22  | FB_B4    | _           | Analog  | Output voltage feedback (positive) for BUCK4. Alternatively ground feedback for BUCK3 in dualphase configuration.                                                                               | Ground                                                                                                                                                                                    |  |
| 23  | FB_B3    | _           | Analog  | Output voltage feedback (positive) for BUCK3.                                                                                                                                                   | Ground                                                                                                                                                                                    |  |
| 24  | VIO      | _           | Power   | Supply voltage for selected digital outputs.                                                                                                                                                    | Ground                                                                                                                                                                                    |  |
|     |          | I/O Digital |         | Digital                                                                                                                                                                                         | Primary function: General Purpose Input/Output signal. When configured as an output pin, it can be included as part of the power sequencer output signal to enable an external regulator. |  |
|     |          | I/O         | Digital | Alternative programmable function: SCLK_SPMI - Multi-PMIC SPMI serial interface clock signal. This pin is an output pin for the master SPMI device, and an input pin for the slave SPMI device. | Ground                                                                                                                                                                                    |  |
| 25  | GPIO8    | ı           | Analog  | Alternative programmable function: VMON2 - External voltage monitoring input.                                                                                                                   | Ground                                                                                                                                                                                    |  |
|     |          | ı           | Digital | Alternative programmable function: nSLEEP1 or nSLEEP2, which are the sleep request signals for the device to go to lower power states (Active Low).                                             | Ground                                                                                                                                                                                    |  |
|     |          | 1           | Digital | Alternative programmable function: WKUP1 or WKUP2, which are the wake-<br>up request signals for the device to go to higher power states.                                                       | Ground                                                                                                                                                                                    |  |
|     |          | I/O         | Digital | Primary function: General Purpose Input/Output signal. When configured as an output pin, it can be included as part of the power sequencer output signal to enable an external regulator.       | Input: Ground,<br>Output: Floating                                                                                                                                                        |  |
|     |          | I/O         | Digital | Alternative programmable function: SDATA_SPMI - Multi-PMIC SPMI serial interface bidirectional data signal                                                                                      | Floating                                                                                                                                                                                  |  |
| 26  | GPIO9    | 0           | Digital | Alternative programmable function: PGOOD - Programmable Power Good indication pin.                                                                                                              | Floating                                                                                                                                                                                  |  |
|     |          | I           | Digital | Alternative programmable function: SYNCCLKIN - External switching clock input for Buck regulators.                                                                                              | Ground                                                                                                                                                                                    |  |
|     |          | ı           | Digital | Alternative programmable function: nSLEEP1 or nSLEEP2, which are the sleep request signals for the device to go to lower power states (Active Low).                                             | Ground                                                                                                                                                                                    |  |
|     |          | I           | Digital | Alternative programmable function: WKUP1 or WKUP2, which are the wake-up request signals for the device to go to higher power states.                                                           | Ground                                                                                                                                                                                    |  |
| 27  | SW_B3    | _           | Analog  | BUCK3 switch node.                                                                                                                                                                              | Floating                                                                                                                                                                                  |  |
| 28  | PVIN_B3  | _           | Power   | Power input for BUCK3. The separate power pins PVIN_Bx are not connected together internally – PVIN_Bx and VCCA pins must be connected together in the application and be locally bypassed.     | System supply                                                                                                                                                                             |  |



### **Table 5-1. Pin Functions (continued)**

|     | PIN       | I/O | TYPE    | DESCRIPTION                                                                                                                                                                                 | CONNECTION IF                      |
|-----|-----------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| NO. | NAME      | 1/0 | ITPE    | DESCRIPTION                                                                                                                                                                                 | NOT USED                           |
| 30  | PVIN_B4   | _   | Power   | Power input for BUCK4. The separate power pins PVIN_Bx are not connected together internally – PVIN_Bx and VCCA pins must be connected together in the application and be locally bypassed. | System supply                      |
| 31  | SW_B4     | _   | Analog  | BUCK4 switch node.                                                                                                                                                                          | Floating                           |
|     |           | I/O | Digital | Primary function: General Purpose Input/Output signal. When configured as an output pin, it can be included as part of the power sequencer output signal to enable an external regulator.   | Input: Ground,<br>Output: Floating |
|     |           | 0   | Digital | Alternative programmable function: nRSTOUT - System reset or power on reset output (low = reset).                                                                                           | Floating                           |
| 32  | 32 GPIO10 |     | Digital | Alternative programmable function: nRSTOUT_SOC - System reset or power on reset output (low = reset).                                                                                       | Floating                           |
|     |           | I   | Digital | Alternative programmable function: nSLEEP1 or nSLEEP2, which are the sleep request signals for the device to go to lower power states (Active Low).                                         | Ground                             |
|     |           | ı   | Digital | Alternative programmable function: WKUP1 or WKUP2, which are the wake-up request signals for the device to go to higher power states.                                                       | Ground                             |



# **5.1 Digital Signal Descriptions**

**Table 5-2. Signal Descriptions** 

|                                                                                    |                  |                                                            | INPUT TYP       | E SELECTION                                               | OUTPUT TYP       | PE SELECTION                            |                                             | RECOMMEND                           |                                                                                |
|------------------------------------------------------------------------------------|------------------|------------------------------------------------------------|-----------------|-----------------------------------------------------------|------------------|-----------------------------------------|---------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------|
| SIGNAL NAME                                                                        | I/O              | Threshold Level                                            | Power<br>Domain | DEGLITCH<br>TIME <sup>(5)</sup>                           | Power<br>Domain  | Push-pull/<br>Open-drain <sup>(4)</sup> | Internal PU/PD <sup>(2)</sup>               | ED EXTERNAL<br>PU/PD <sup>(3)</sup> | Control Registers                                                              |
| ENABLE<br>(Selectable<br>function of GPIO4<br>pin) <sup>(1)</sup>                  | Input            | V <sub>IL</sub> , V <sub>IH</sub>                          | VINT            | 8 µs                                                      |                  |                                         | 400 kΩ SPU to VINT, or<br>400 kΩ SPD to GND | None                                | GPIO4_SEL<br>GPIO4_DEGLITCH_EN<br>GPIO4_PU_PD_EN<br>GPIO4_PU_SEL<br>ENABLE_POL |
| EN_DRV<br>(Selectable<br>function of GPIO1<br>pin) <sup>(1)</sup>                  | Output           | V <sub>OL_20 mA</sub>                                      |                 |                                                           | VCCA/<br>PVIN_B4 | PP with 10kΩ<br>PU to VCCA              | 10 kΩ PU to VCCA                            | None                                | GPIO1_SEL<br>FORCE_EN_DRV_LOW<br>ENABLE_DRV                                    |
| SCL_I2C1<br>(Selectable<br>function<br>of SCL_I2C1/<br>SCK_SPI pin) <sup>(1)</sup> | Input            | V <sub>IL</sub> , V <sub>IH</sub>                          | VINT            | High-speed<br>mode:<br>10 ns<br>All other modes:<br>50 ns |                  |                                         | None                                        | PU to VIO                           | NVM-configuration <sup>(6)</sup> I2C1_HS                                       |
| SDA_I2C1<br>(Selectable<br>function<br>of SDA_I2C1/<br>SDI_SPI pin) <sup>(1)</sup> | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_20 mA</sub> | VINT            | High-speed<br>mode:<br>10 ns<br>All other modes:<br>50 ns | VIO              | OD                                      | None                                        | PU to VIO                           | NVM-configuration <sup>(6)</sup> I2C1_HS                                       |
| SCL_I2C2<br>(Selectable<br>function of GPIO2<br>pin) <sup>(1)</sup>                | Input            | V <sub>IL</sub> , V <sub>IH</sub>                          | VINT            | High-speed<br>mode:<br>10 ns<br>All other modes:<br>50 ns |                  |                                         | None                                        | PU to VIO                           | NVM-configuration <sup>(6)</sup><br>GPIO2_SEL<br>I2C2_HS                       |
| SDA_I2C2<br>(Selectable<br>function of GPIO3<br>pin) <sup>(1)</sup>                | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_20 mA</sub> | VINT            | High-speed<br>mode:<br>10 ns<br>All other modes:<br>50 ns | VIO              | OD                                      | None                                        | PU to VIO                           | NVM-configuration <sup>(6)</sup><br>GPIO3_SEL<br>I2C2_HS                       |
| SCK_SPI<br>(Selectable<br>function<br>of SCL_I2C1/<br>SCK_SPI pin) <sup>(1)</sup>  | Input            | V <sub>IL</sub> , V <sub>IH</sub>                          | VINT            | None                                                      |                  |                                         | None                                        | None                                | NVM-configuration <sup>(6)</sup>                                               |
| SDI_SPI<br>(Selectable<br>function<br>of SDA_I2C1/<br>SDI_SPI pin) <sup>(1)</sup>  | Input            | V <sub>IL</sub> , V <sub>IH</sub>                          | VINT            | None                                                      |                  |                                         | None                                        | None                                | NVM-configuration <sup>(6)</sup>                                               |

|                                                                                             |                                                          |                                                                                                                                                          |                 | Table 5-2. Sig                  |              | PE SELECTION                            | cuj                                | RECOMMEND                               |                                                                                             |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------|--------------|-----------------------------------------|------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------|
| SIGNAL NAME                                                                                 | I/O                                                      | Threshold Level                                                                                                                                          | Power<br>Domain | DEGLITCH<br>TIME <sup>(5)</sup> | Power Domain | Push-pull/<br>Open-drain <sup>(4)</sup> | Internal PU/PD <sup>(2)</sup>      | ED EXTERNAL<br>PU/PD <sup>(3)</sup>     | Control Registers                                                                           |
| CS_SPI<br>(Selectable<br>function of GPIO2<br>pin) <sup>(1)</sup>                           | Input                                                    | V <sub>IL</sub> , V <sub>IH</sub>                                                                                                                        | VINT            | None                            |              |                                         | None                               | None                                    | NVM-configuration <sup>(6)</sup><br>GPIO2_SEL                                               |
| SDO_SPI<br>(Selectable<br>function of GPIO3<br>pin) <sup>(1)</sup>                          | Output                                                   | V <sub>OL_20 mA</sub> ,<br>V <sub>OH(VIO)</sub>                                                                                                          |                 |                                 | VIO          | PP / HiZ                                | None                               | None                                    | NVM-configuration <sup>(6)</sup><br>GPIO3_SEL                                               |
| SCLK_SPMI<br>(Configurable<br>function of GPIO8<br>pin) <sup>(1)</sup>                      | Input in<br>Slave<br>Mode<br>Output in<br>Master<br>Mode | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_20 mA</sub><br>V <sub>OH(VINT)</sub>                                                                      | VINT            | None                            | VINT         | PP                                      | 400 kΩ SPD to GND                  | None                                    | GPIO8_SEL<br>GPIO8_PU_PD_EN<br>NVM-configuration <sup>(6)</sup>                             |
| SDATA_SPMI<br>(Configurable<br>function of GPIO9<br>pin) <sup>(1)</sup>                     | Input/<br>output                                         | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_20 mA</sub><br>V <sub>OH(IO)</sub>                                                                        | VINT            | None                            | VINT         | PP / HiZ                                | 400 kΩ SPD to GND                  | None                                    | GPIO9_SEL<br>GPIO9_PU_PD_EN<br>NVM-configuration <sup>(6)</sup>                             |
| nINT                                                                                        | Output                                                   | V <sub>OL_20 mA</sub>                                                                                                                                    |                 |                                 | VIO          | OD                                      | None                               | PU to VIO                               |                                                                                             |
| nRSTOUT(Config<br>urable function of<br>GPIO10 pin) <sup>(1)</sup>                          | Output                                                   | V <sub>OL_20 mA</sub>                                                                                                                                    |                 |                                 | VIO          | PP with 10 kΩ<br>PU to VIO or<br>OD     | 10kΩ PU to VIO if configured as PP | PU to VIO or<br>VCCA if Open-<br>drain  | GPIO10_SEL<br>GPIO10_OD                                                                     |
| nRSTOUT_SOC<br>(Configurable<br>function of<br>GPIO1, GPIO5,<br>GPIO10 pins) <sup>(1)</sup> | Output                                                   | V <sub>OL_20 mA</sub>                                                                                                                                    |                 |                                 | VIO          | PP with 10kΩ<br>PU to VIO or<br>OD      | 10kΩ PU to VIO if configured as PP | PPU to VIO or<br>VCCA if Open-<br>drain | GPIO1_SEL<br>GPIO1_OD<br>GPIO5_SEL<br>GPIO5_OD<br>GPIO10_SEL<br>GPIO10_OD                   |
| PGOOD<br>(Configurable<br>function of<br>GPIO1, GPIO6,<br>GPIO9 pins) <sup>(1)</sup>        | Output                                                   | GPIO1: V <sub>OL_20</sub> ma, V <sub>OH(VIO)</sub> GPIO6: V <sub>OL_3</sub> ma, V <sub>OH(VIO)</sub> GPIO9: V <sub>OL_20</sub> ma, V <sub>OH(VINT)</sub> |                 |                                 | VIO / VINT   | PP or OD                                | None                               | PU to VIO if<br>Open-drain              | GPIO1_SEL GPIO1_OD GPIO6_SEL GPIO6_OD GPIO9_SEL GPIO9_OD PGOOD_POL PGOOD_WINDOW PGOOD_SEL_x |



|                                                                                   |                  |                                                                              | INPUT TYP       | E SELECTION                     |                 | PE SELECTION                            |                                                                                                                                                                                  | RECOMMEND                             |                                                                                           |
|-----------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------|-----------------|---------------------------------|-----------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------|
| SIGNAL NAME                                                                       | I/O              | Threshold Level                                                              | Power<br>Domain | DEGLITCH<br>TIME <sup>(5)</sup> | Power<br>Domain | Push-pull/<br>Open-drain <sup>(4)</sup> | Internal PU/PD <sup>(2)</sup>                                                                                                                                                    | ED EXTERNAL<br>PU/PD <sup>(3)</sup>   | Control Registers                                                                         |
| nERR_MCU<br>(Configurable<br>function of<br>GPIO6, GPIO7<br>pins) <sup>(1)</sup>  | Input            | V <sub>IL</sub> , V <sub>IH</sub>                                            | VINT            | 8 µs                            |                 |                                         | 400 kΩ PD to GND                                                                                                                                                                 | None                                  | GPIO6_SEL<br>GPIO7_SEL                                                                    |
| TRIG_WDOG<br>(Configurable<br>function of<br>GPIO2, GPIO4<br>pins) <sup>(1)</sup> | Input            | V <sub>IL</sub> , V <sub>IH</sub>                                            | VINT            | 30 µs                           |                 |                                         | 400 kΩ SPD to GND                                                                                                                                                                | None                                  | GPIO2_SEL<br>GPIO2_PU_PD_EN<br>GPIO4_SEL<br>GPIO4_PU_PD_EN                                |
| nSLEEP1<br>(Configurable<br>function of all<br>GPIO pins) <sup>(1)</sup>          | Input            | $V_{IL}, V_{IH}$                                                             | VINT            | 8 µs                            |                 |                                         | GPIO4, 7, 8 or 9: 400 kΩ SPU to VINT GPIO1, 2, 3, 5, 6, or 10: 400 kΩ SPU to VIO                                                                                                 | None                                  | GPIOx_SEL<br>GPIOx_PU_PD_EN                                                               |
| nSLEEP2<br>(Configurable<br>function of all<br>GPIO pins) <sup>(1)</sup>          | Input            | V <sub>IL</sub> , V <sub>IH</sub>                                            | VINT            | 8 µs                            |                 |                                         | GPIO4, 7, 8 or 9: 400 kΩ SPU to VINT GPIO1, 2, 3, 5, 6, or 10: 400 kΩ SPU to VIO                                                                                                 | None                                  | GPIOx_SEL<br>GPIOx_PU_PD_EN                                                               |
| WKUP1<br>(Configurable<br>function of all<br>GPIO pins) <sup>(1)</sup>            | Input            | V <sub>IL</sub> , V <sub>IH</sub>                                            | VINT            | 8 µs                            |                 |                                         | GPIO4, 7, 8 or 9: $400 \text{ k}\Omega$ SPU to VINT $400 \text{ k}\Omega$ SPD to GND GPIO1, 2, 3, 5, 6, or 10: $400 \text{ k}\Omega$ SPU to VIO $400 \text{ k}\Omega$ SPD to GND | None                                  | GPIOX_SEL<br>GPIOX_DEGLITCH_EN<br>GPIOX_PU_PD_EN<br>GPIOX_PU_SEL                          |
| WKUP2<br>(Configurable<br>function of all<br>GPIO pins) <sup>(1)</sup>            | Input            | V <sub>IL</sub> , V <sub>IH</sub>                                            | VINT            | 8 µs                            |                 |                                         | GPIO4, 7, 8 or 9: $400 \text{ k}\Omega$ SPU to VINT $400 \text{ k}\Omega$ SPD to GND GPIO1, 2, 3, 5, 6, or 10: $400 \text{ k}\Omega$ SPU to VIO $400 \text{ k}\Omega$ SPD to GND | None                                  | GPIOX_SEL<br>GPIOX_DEGLITCH_EN<br>GPIOX_PU_PD_EN<br>GPIOX_PU_SEL                          |
| GPIO1<br>(Configurable<br>function of GPIO1<br>pin) <sup>(1)</sup>                | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub> V <sub>OL_20 mA</sub> V <sub>OH(VIO)</sub> | VINT            | 8 µs                            | VIO             | PP or OD                                | 400 kΩ SPU to VIO<br>400 kΩ SPD to GND                                                                                                                                           | PU to VIO or<br>VCCA<br>if Open-drain | GPIO1_SEL<br>GPIO1_DEGLITCH_EN<br>GPIO1_PU_PD_EN<br>GPIO1_PU_SEL<br>GPIO1_OD<br>GPIO1_DIR |

Product Folder Links: LP8764-Q1



|                                                                    |                  |                                                                                     | INDIIT TYP      | Table 5-2. Sig                  |              | PE SELECTION                            | ,                                       | DECOMMEND                                        |                                                                                           |
|--------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------|-----------------|---------------------------------|--------------|-----------------------------------------|-----------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------|
| SIGNAL NAME                                                        | I/O              | Threshold Level                                                                     | Power<br>Domain | DEGLITCH<br>TIME <sup>(5)</sup> | Power Domain | Push-pull/<br>Open-drain <sup>(4)</sup> | Internal PU/PD <sup>(2)</sup>           | RECOMMEND<br>ED EXTERNAL<br>PU/PD <sup>(3)</sup> | Control Registers                                                                         |
| GPIO2<br>(Configurable<br>function of GPIO2<br>pin) <sup>(1)</sup> | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_3</sub> mA<br>V <sub>OH(VIO)</sub>   | VINT            | 8 µs                            | VIO          | PP or OD                                | 400 kΩ SPU to VIO<br>400 kΩ SPD to GND  | PU to VIO or<br>VCCA<br>if Open-drain            | GPIO2_SEL GPIO2_DEGLITCH_EN GPIO2_PU_PD_EN GPIO2_PU_SEL GPIO2_OD GPIO2_DIR                |
| GPIO3<br>(Configurable<br>function of GPIO3<br>pin) <sup>(1)</sup> | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_20 mA</sub><br>V <sub>OH(VIO)</sub>  | VINT            | 8 µs                            | VIO          | PP or OD                                | 400 kΩ SPU to VIO<br>400 kΩ SPD to GND  | PU to VIO or<br>VCCA<br>if Open-drain            | GPIO3_SEL GPIO3_DEGLITCH_EN GPIO3_PU_PD_EN GPIO3_PU_SEL GPIO3_OD GPIO3_DIR                |
| GPIO4<br>(Configurable<br>function of GPIO4<br>pin) <sup>(1)</sup> | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_3</sub> mA<br>V <sub>OH</sub> (VINT) | VINT            | 8 µs                            | VINT         | PP or OD                                | 400 kΩ SPU to VINT<br>400 kΩ SPD to GND | PU to VIO<br>if Open-drain                       | GPIO4_SEL<br>GPIO4_DEGLITCH_EN<br>GPIO4_PU_PD_EN<br>GPIO4_PU_SEL<br>GPIO4_OD<br>GPIO4_DIR |
| GPIO5<br>(Configurable<br>function of GPIO5<br>pin) <sup>(1)</sup> | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_20 mA</sub><br>V <sub>OH(VIO)</sub>  | VINT            | 8 µs                            | VIO          | PP or OD                                | 400 kΩ SPU to VIO<br>400 kΩ SPD to GND  | PU to VIO or<br>VCCA<br>if Open-drain            | GPIO5_SEL<br>GPIO5_DEGLITCH_EN<br>GPIO5_PU_PD_EN<br>GPIO5_PU_SEL<br>GPIO5_OD<br>GPIO5_DIR |
| GPIO6<br>(Configurable<br>function of GPIO6<br>pin) <sup>(1)</sup> | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_3 mA</sub><br>V <sub>OH(VIO)</sub>   | VINT            | 8 µs                            | VIO          | PP or OD                                | 400 kΩ SPU to VIO<br>400 kΩ SPD to GND  | PU to VIO or<br>VCCA<br>if Open-drain            | GPIO6_SEL GPIO6_DEGLITCH_EN GPIO6_PU_PD_EN GPIO6_PU_SEL GPIO6_OD GPIO6_DIR                |
| GPIO7<br>(Configurable<br>function of GPIO7<br>pin) <sup>(1)</sup> | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub> V <sub>OL_3</sub> mA V <sub>OH</sub> (VINT)       | VINT            | 8 µs                            | VINT         | PP or OD                                | 400 kΩ SPU to VINT<br>400 kΩ SPD to GND | PU to VIO<br>if Open-drain                       | GPIO7_SEL GPIO7_DEGLITCH_EN GPIO7_PU_PD_EN GPIO7_PU_SEL GPIO7_OD GPIO7_DIR                |
| GPIO8<br>(Configurable<br>function of GPIO8<br>pin) <sup>(1)</sup> | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_20 mA</sub><br>V <sub>OH(VINT)</sub> | VINT            | 8 µs                            | VINT         | PP or OD                                | 400 kΩ SPU to VINT<br>400 kΩ SPD to GND | PU to VIO<br>if Open-drain                       | GPIO8_SEL GPIO8_DEGLITCH_EN GPIO8_PU_PD_EN GPIO8_PU_SEL GPIO8_OD GPIO8_DIR                |



|                                                                                    |                  |                                                                                                                 | INPLIT TYPI     | E SELECTION                     |                 | PE SELECTION                            | cuj                                     | RECOMMEND                             |                                                                                                 |
|------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------|-----------------|-----------------------------------------|-----------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------|
| SIGNAL NAME                                                                        | I/O              | Threshold Level                                                                                                 | Power<br>Domain | DEGLITCH<br>TIME <sup>(5)</sup> | Power<br>Domain | Push-pull/<br>Open-drain <sup>(4)</sup> | Internal PU/PD <sup>(2)</sup>           | ED EXTERNAL<br>PU/PD <sup>(3)</sup>   | Control Registers                                                                               |
| GPIO9<br>(Configurable<br>function of GPIO9<br>pin) <sup>(1)</sup>                 | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_20 mA</sub><br>V <sub>OH(VINT)</sub>                             | VINT            | 8 µs                            | VINT            | PP or OD                                | 400 kΩ SPU to VINT<br>400 kΩ SPD to GND | PU to VIO<br>if Open-drain            | GPIO9_SEL GPIO9_DEGLITCH_EN GPIO9_PU_PD_EN GPIO9_PU_SEL GPIO9_OD GPIO9_DIR                      |
| GPIO10<br>(Configurable<br>function of<br>GPIO10 pin) <sup>(1)</sup>               | Input/<br>output | V <sub>IL</sub> , V <sub>IH</sub><br>V <sub>OL_20 mA</sub><br>V <sub>OH(VIO)</sub>                              | VINT            | 8 µs                            | VIO             | PP or OD                                | 400 kΩ SPU to VIO<br>400 kΩ SPD to GND  | PU to VIO or<br>VCCA<br>if Open-drain | GPIO10_SEL<br>GPIO10_DEGLITCH_EN<br>GPIO10_PU_PD_EN<br>GPIO10_PU_SEL<br>GPIO10_OD<br>GPIO10_DIR |
| SYNCCLKIN<br>(Configurable<br>function of<br>GPIO5, GPIO9<br>pins) <sup>(1)</sup>  | Input            | V <sub>IL</sub> , V <sub>IH</sub>                                                                               | VINT            | None                            |                 |                                         | 400 kΩ SPD to GND                       | None                                  | GPIO5_SEL<br>GPIO5_PU_PD_EN<br>GPIO9_SEL<br>GPIO9_PU_PD_EN                                      |
| SYNCCLKOUT<br>(Configurable<br>function of<br>GPIO5, GPIO6<br>pins) <sup>(1)</sup> | Output           | GPIO5: V <sub>OL_20</sub><br>ma, V <sub>OH</sub> (VIO)<br>GPIO6: V <sub>OL_3</sub> ma,<br>V <sub>OH</sub> (VIO) |                 |                                 | VIO             | PP                                      | None                                    | None                                  | GPIO5_SEL<br>GPIO6_SEL                                                                          |
| VMON1<br>(Configurable<br>function of GPIO7<br>pin) <sup>(1)</sup>                 | Input            | Analog                                                                                                          |                 |                                 |                 |                                         | None                                    | None                                  | GPIO7_SEL<br>VMON1_EN<br>VMON1_RANGE_SEL                                                        |
| VMON2<br>(Configurable<br>function of GPIO8<br>pin) <sup>(1)</sup>                 | Input            | Analog                                                                                                          |                 |                                 |                 |                                         | None                                    | None                                  | GPIO8_SEL<br>VMON2_EN<br>VMON2_RANGE_SEL                                                        |
| BUCK1_VMON<br>(Configurable<br>function of GPIO4<br>pin) <sup>(1)</sup>            | Input            | Analog                                                                                                          |                 |                                 |                 |                                         | None                                    | None                                  | GPIO4_SEL<br>BUCK1_ VMON_EN                                                                     |
| REFOUT<br>(Configurable<br>function of GPIO7<br>pin) <sup>(1)</sup>                | Output           | Analog                                                                                                          |                 |                                 |                 |                                         | 400 kΩ PD to GND when REFOUT_EN = 0     |                                       | GPIO7_SEL<br>REFOUT_EN                                                                          |

- (1) Configurable function through NVM register setting.
- (2) PU = Pullup, PD = Pulldown, SPU = Software-configurable pullup, SPD = Software-configurable pulldown.
   (3) The internal pull-up and pull-down resistors are automatically disabled when the device is configured as a push-pull output pin unless otherwise noted.

LP8764-Q1 SNVSAZ9 - MARCH 2022 www.ti.com

- (4) PP = Push-pull, OD = Open-drain.(5) Deglitch time is only applicable who
- (5) Deglitch time is only applicable when option is enabled.
   (6) NVM-configuration for I2C/SPI and SPMI cannot be overwritten during operation.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

13



### **6 Specifications**

### **6.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted). Voltage level refers to the AGNDx ground of the device.

| POS    |                                                      |                                                                | MIN  | MAX                                        | UNIT  |
|--------|------------------------------------------------------|----------------------------------------------------------------|------|--------------------------------------------|-------|
| M1.1   | Voltage on supply input pin                          | VCCA                                                           | -0.3 | 6                                          | V     |
| M1.2   | Voltage on all buck supply voltage input pins        | PVIN_Bx                                                        | -0.3 | 6                                          | V     |
| M1.3   | Voltage difference between supply input pins         | Between VCCA and each PVIN_Bx                                  | -0.5 | 0.5                                        | V     |
| M1.4a  | Voltage on all buck switch nodes                     | SW_Bx pins                                                     | -0.3 | V <sub>PVIN_Bx</sub> + 0.3 V,<br>up to 6 V | ٧     |
| M1.4b  | Voltage on all buck switch nodes                     | SW_Bx pins, 10-ns transient                                    | -2   | 10                                         | V     |
| M1.5   | Voltage on all buck voltage sense nodes              | FB_Bx                                                          | -0.3 | 4                                          | V     |
| M1.6   | Voltage on all buck power ground pins                | PGND                                                           | -0.3 | 0.3                                        | V     |
| M1.7   | Voltage on internal LDO output pin                   | VOUT_LDO                                                       | -0.3 | 2                                          | V     |
| M1.8   | Voltage on I/O supply pin                            | VIO                                                            | -0.3 | 6                                          | V     |
| M1.9   | Voltage on logic pins (input or output)              | I <sup>2</sup> C and SPI pins, nINT pin, and all GPIO pins     | -0.3 | 6                                          | V     |
| M1.13a | \/-\tau                                              | VCCA, PVIN_Bx (voltage below 2.7 V)                            |      | 60                                         | > //  |
| M1.13b | Voltage rise slew-rate on input supply pins          | VIO (only when VCCA < 2 V)                                     |      | 60                                         | mV/µs |
| M1.10a |                                                      | All pins other than power resources                            |      | 20                                         | mA    |
| M1.10b | Peak output current                                  | Buck regulators: PVIN_Bx, SW_Bx, and PGNDx per phase           |      | 7                                          | Α     |
| M1.10c |                                                      | GPIOx pins, source current                                     |      | 3                                          |       |
| M1.10d | Average output current, 100 k hour, T <sub>J</sub> = | GPIO1/3/5/8/9/10, SDA_I2C1/SDI_SPI and nINT pins, sink current |      | 8                                          | mA    |
| M1.10e | 125℃                                                 | GPIO2/4/6/7 pins, sink current                                 |      | 3                                          |       |
| M1.10f |                                                      | Buck regulators                                                |      | 3.5                                        | Α     |
| M1.11  | Junction temperature, T <sub>J</sub>                 | •                                                              | -45  | 160                                        | °C    |
| M1.12  | Storage temperature, T <sub>stg</sub>                |                                                                | -65  | 150                                        | °C    |
|        |                                                      |                                                                |      |                                            |       |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, they do not imply functional operation of the device at conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

| POS   |                    |                         |                                                         | VALUE | UNIT |
|-------|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| M1.13 | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| M1.14 | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±500  | V    |

(1) AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

Submit Document Feedback



#### **6.3 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted). Voltage level refers to the AGNDx ground of the device.

| POS    |                                                                 | , 3                           | MIN   | NOM | MAX                              | UNIT |
|--------|-----------------------------------------------------------------|-------------------------------|-------|-----|----------------------------------|------|
|        |                                                                 | I                             |       |     |                                  |      |
| R1.1   | Voltage on supply input pin                                     | VCCA                          | 2.8   | 3.3 | 5.5                              | V    |
| R1.2   | Voltage on all buck supply input pins                           | PVIN_Bx                       | 2.8   | 3.3 | 5.5                              | V    |
| R1.3   | Voltage difference between supply input pins                    | Between VCCA and each PVIN_Bx | -0.2  |     | 0.2                              | V    |
| R1.4   | Voltage on all buck switch nodes                                | SW_Bx pins                    | 0     |     | 5.5                              | V    |
| R1.5   | Voltage on all buck voltage sense nodes                         | FB_Bx                         | 0     |     | V <sub>OUT(BUCKx)max</sub>       | V    |
| R1.6   | Voltage on all buck power ground pins                           | Between PGND and AGNDx        |       | 0   |                                  | V    |
| R1.7   | Voltage on internal LDO output pin                              | VOUT_LDO                      | 1.65  |     | 1.95                             | V    |
| R1.8a  |                                                                 | V <sub>VIO</sub> = 1.8 V      | 1.7   | 1.8 | 1.9                              |      |
| R1.8b  | Voltage on I/O supply pin                                       | V <sub>VIO</sub> = 3.3 V      | 3.135 | 3.3 | V <sub>VCCA</sub> , up to 3.465V | V    |
| R1.9   | Voltage on logic pins (input) (2)                               |                               | 0     |     | 5.5                              |      |
| R1.10a | Voltage on logic pins (output, push-pull) in VIO domain (2)     |                               | 0     |     | V <sub>VIO</sub>                 | ٧    |
| R1.10b | Voltage on logic pins (output, push-pull) in LDOVINT domain (2) |                               | 0     |     | V <sub>VOUT_LDO</sub>            | ٧    |
| R1.10c | Voltage on logic pins (output, open-drain) (2)                  |                               | 0     |     | 5.5                              |      |
| R1.11  | Voltage on logic pins (output) in VCCA domain                   | EN_DRV                        | 0     |     | V <sub>VCCA</sub>                | V    |
| R1.12  | Voltage on AGND ground pins                                     | AGND1 and AGND2               |       | 0   |                                  | V    |
| R1.13  | Operating free-air temperature <sup>(1)</sup>                   |                               | -40   | 25  | 125                              | °C   |
| R1.14  | Junction temperature, T <sub>J</sub>                            | Operational                   | -40   | 25  | 150                              | °C   |

- Additional cooling strategies may be necessary to keep junction temperature at recommended limits.
- Internal pull-up resistor is disabled if pin voltage is above V<sub>VOUT LDO</sub> (LDOVINT domain pins) or V<sub>VIO</sub> (VIO domain pins)

#### **6.4 Thermal Information**

|                       |                                              | LP876x-Q1     |      |
|-----------------------|----------------------------------------------|---------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RQK (VQFN-HR) | UNIT |
|                       |                                              | 32 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 30.5          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 9.0           | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 6.0           | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.2           | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 5.8           | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | 7.5           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and ICPackage Thermal Metrics application report.



### 6.5 Internal Low Drop-Out Regulators (LDOVINT)

Over operating free-air temperature range,  $V_{VCCA}$  = 3.3 V (unless otherwise noted). Voltage level refers to the AGNDx ground of the device.

| POS     |                           | PARAMETER                                       | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT |
|---------|---------------------------|-------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| Electri | cal Characterist          | ics                                             |                                                                   |     |     |     |      |
| 2.1     | C <sub>OUT(LDOVINT)</sub> | Output filtering capacitance <sup>(1)</sup>     | Connected from VOUT_LDO to AGNDx                                  | 1   | 2.2 | 4   | μF   |
| 2.3     | V <sub>OUT(LDOVINT)</sub> | LDOVINT output voltage                          |                                                                   |     | 1.8 |     | V    |
| 2.7     | I <sub>Qon(LDOVINT)</sub> | Quiescent current, on mode                      | LDOVINT under valid operating condition, I <sub>LOAD</sub> = 0 mA |     | 3   | 10  | μA   |
| 2.8     | R <sub>DIS(LDOVINT)</sub> | Pulldown discharge resistance at LDOVINT output | Off mode, pulldown enabled and LDO disabled                       | 60  | 125 | 190 | Ω    |

<sup>(1)</sup> When DC voltage is applied to a ceramic capacitor, the effective capacitance is reduced due to DC bias effect. The table above therefore lists the minimum value as CAPACITANCE. In order to meet the minimum capacitance requirement, the nominal value of the capacitor may have to be scaled accordingly to take the drop of capacitance into account for a given dc voltage at the outputs of regulators.

#### 6.6 BUCK1, BUCK2, BUCK3, and BUCK4 Regulators

Over operating free-air temperature range (unless otherwise noted). Voltage level refers to the AGNDx ground of the device.

| POS          |                                    | PARAMETER                                                                   | TEST CONDITIONS                                                                             | MIN   | TYP    | MAX      | UNIT |
|--------------|------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------|--------|----------|------|
| Electrical ( | Characteristics                    | - Output Voltage                                                            |                                                                                             | •     |        |          |      |
| 3.1a         |                                    |                                                                             | 0.3 V ≤ V <sub>VOUT_Bx</sub> < 0.6 V                                                        |       | 20     |          |      |
| 3.1b         | V <sub>VOUT_Bx_Ste</sub>           | Output voltage programmable                                                 | 0.6 V ≤ V <sub>VOUT_Bx</sub> < 1.1 V                                                        |       | 5      |          | \/   |
| 3.1c         | p                                  | step size                                                                   | 1.1 V ≤ V <sub>VOUT_Bx</sub> < 1.66 V                                                       |       | 10     |          | mV   |
| 3.1d         |                                    |                                                                             | 1.66 V ≤ V <sub>VOUT_Bx</sub> ≤ 3.34 V                                                      |       | 20     |          |      |
| 3.3          |                                    | Input and output voltage difference                                         | Minimum voltage between PVIN_Bx and VOUT_Bx to fulfill the electrical characteristics       | 0.7   |        |          | ٧    |
| 3.4a         |                                    |                                                                             | BUCKn_SLEW_RATE[2:0] = 000b                                                                 | 26.6  | 33.3   | 36.6     |      |
| 3.4b         |                                    |                                                                             | BUCKn_SLEW_RATE[2:0] = 001b                                                                 | 17    | 20     | 22       |      |
| 3.4c         |                                    |                                                                             | BUCKn_SLEW_RATE[2:0] = 010b                                                                 | 9     | 10     | 11       |      |
| 3.4d         | V <sub>VOUT_Bx_Sle</sub>           | Output voltage slew-rate                                                    | BUCKn_SLEW_RATE[2:0] = 011b                                                                 | 4.5   | 5      | 5.5 m\// | > // |
| 3.4e         | w_Rate                             | = =   (5) (7) (0)                                                           | BUCKn_SLEW_RATE[2:0] = 100b                                                                 | 2.25  | 2.5    | 2.75     |      |
| 3.4f         |                                    |                                                                             | BUCKn_SLEW_RATE[2:0] = 101b                                                                 | 1.12  | 1.25   | 1.38     |      |
| 3.4g         |                                    |                                                                             | BUCKn_SLEW_RATE[2:0] = 110b                                                                 | 0.56  | 0.625  | 0.69     |      |
| 3.4h         |                                    |                                                                             | BUCKn_SLEW_RATE[2:0] = 111b                                                                 | 0.281 | 0.3125 | 0.344    |      |
| Electrical ( | Characteristics                    | - Output Current, Limits and Th                                             | resholds                                                                                    |       |        |          |      |
| 3.6a         |                                    |                                                                             | 1-phase                                                                                     |       |        | 5        |      |
| 3.6b         |                                    | Output current <sup>(3)</sup> (4)                                           | 2-phase                                                                                     |       |        | 10       | 1    |
| 3.6c         | I <sub>OUT_Bx</sub>                | Output currentes (*)                                                        | 3-phase                                                                                     |       |        | 15       | Α    |
| 3.6d         |                                    |                                                                             | 4-phase                                                                                     |       | -      | 20       |      |
| 3.7          |                                    | Current balancing for multi-phase output                                    | Mismatch between phase current and average phase current, I <sub>OUT_Bx</sub> > 1 A / phase |       |        | 20%      |      |
| 3.8          | I <sub>LIM FWD</sub><br>PEAK Range | Forward current limit (peak during each switching cycle) Programmable range |                                                                                             | 2.5   |        | 7.5      | Α    |
| 3.9          | I <sub>LIM FWD</sub><br>PEAK Step  | Forward current limit step Size                                             |                                                                                             |       | 1      |          | Α    |

Product Folder Links: *LP8764-Q1* 



| POS          |                                       | PARAMETER                                                                | TEST CONDITIONS                                                                                                            | MIN   | TYP | MAX  | UNIT |
|--------------|---------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
| 3.10a        |                                       |                                                                          | I <sub>LIM</sub> = 2.5 A, 3.5 A, 4.5 A, 3.0 V ≤ V <sub>PVIN_Bx</sub><br>≤ 5.5 V                                            | -0.55 |     | 0.55 | Α    |
| 3.10b        | I <sub>LIM FWD</sub><br>PEAK Accuracy | Forward current limit accuracy                                           | $I_{LIM}$ = 5.5 A, 6.5 A or 7.5 A 4.5 V ≤ $V_{PVIN\_Bx}$ ≤ 5.5 V                                                           | -10%  |     | 10%  |      |
| 3.10c        |                                       |                                                                          | $I_{LIM}$ = 5.5 A, 6.5 A or 7.5 A 3.0 V ≤ $V_{PVIN\_Bx}$ ≤ 4.5 V                                                           | -15%  |     | 10%  |      |
| 3.11         | I <sub>LIM NEG</sub>                  | Negative current limit (peak during each switching cycle)                |                                                                                                                            | 1.5   | 2   | 2.6  | Α    |
| 3.15a        |                                       | Discount discount (counting to a con-                                    | From 1-phase to 2-phase                                                                                                    |       | 2.0 |      |      |
| 3.15b        | I <sub>ADD</sub>                      | Phase adding level (multi-phase rails)                                   | From 2-phase to 3-phase                                                                                                    |       | 3.6 |      | Α    |
| 3.15c        |                                       | ,                                                                        | From 3-phase to 4-phase                                                                                                    |       | 5.5 |      |      |
| 3.16a        |                                       | Dhana shadding layel (multi                                              | From 2-phase to 1-phase                                                                                                    |       | 1.4 |      |      |
| 3.16b        | I <sub>SHED</sub>                     | Phase shedding level (multi-<br>phase rails)                             | From 3-phase to 2-phase                                                                                                    |       | 2.5 |      | Α    |
| 3.16c        |                                       | ,                                                                        | From 4-phase to 3-phase                                                                                                    |       | 3.3 |      |      |
| 3.16d        |                                       | Dhana a baddin a baatan air                                              | Hysteresis from 2-phase to 1-phase                                                                                         |       | 0.6 |      |      |
| 3.16e        | I <sub>SHED_Hyst</sub>                | Phase shedding hysteresis (multi-phase rails)                            | Hysteresis from 3-phase to 2-phase                                                                                         |       | 1.4 |      | Α    |
| 3.16f        |                                       | ,                                                                        | Hysteresis from 4-phase to 3-phase                                                                                         |       | 2.5 |      |      |
| Electrical C | Characteristics                       | s - Current Consumption, On Res                                          | sistance, and Output Pulldown Resistance                                                                                   | •     |     |      |      |
| 3.17         | I <sub>off</sub>                      | Shutdown current, BUCKx disabled                                         |                                                                                                                            |       | 1   |      | μΑ   |
| 3.18a        |                                       |                                                                          | $I_{OUT\_Bn}$ = 0 mA, not switching, first single phase or primary phase in multi-phase configuration, $T_J$ = 25°C        |       | 90  |      |      |
| 3.18b        | I <sub>Q_AUTO</sub>                   | I <sub>Q_AUTO</sub> Auto mode quiescent current                          | $I_{OUT\_Bn}$ = 0 mA, not switching, additional single phase or primary phase in multiphase configuration, $T_J$ = 25°C    |       | 60  |      | μА   |
| 3.18c        |                                       |                                                                          | $I_{OUT\_Bn}$ = 0 mA, not switching, secondary/<br>tertiary/quaternary phase in multi-phase<br>configuration, $T_J$ = 25°C |       | 30  |      |      |
| 3.19         | R <sub>DS(ON)</sub> HS<br>FET         | On-resistance, high-side FET                                             | I <sub>OUT_Bx</sub> = 1 A                                                                                                  |       | 26  | 65   | mΩ   |
| 3.20         | R <sub>DS(ON)</sub> LS<br>FET         | On-resistance, low-side FET                                              | I <sub>OUT_Bx</sub> = 1 A                                                                                                  |       | 16  | 35   | mΩ   |
| 3.21         | R <sub>DIS_Bx</sub>                   | Output pulldown discharge resistance                                     | Regulator disabled, per phase,<br>BUCKx_PLDN = 1, between SW_Bx and<br>PGND pins                                           | 50    | 100 | 150  | Ω    |
| 3.21b        | V <sub>TH_SC_RV_B</sub>               | Threshold voltage for Short<br>Circuit and Residual Voltage<br>Detection |                                                                                                                            | 140   | 150 | 160  | mV   |
| 3.22         | R <sub>SW_SC</sub>                    | Resistance threshold for Short circuit detection at the SW pin           |                                                                                                                            | 3     | 5   | 25   | Ω    |
| Electrical C | Characteristics                       | - 4.4MHz Single-Phase and Mult                                           | ti-Phase Configuration                                                                                                     |       |     |      |      |
| 3.23         | V <sub>PVIN_Bx</sub>                  | Input voltage range                                                      |                                                                                                                            | 3.0   | 3.3 | 5.5  | V    |
| 3.24         | V <sub>VOUT_Bx</sub>                  | Output voltage programmable range                                        |                                                                                                                            | 0.3   |     | 1.9  | V    |
| 3.25         | C <sub>IN_Bx</sub>                    | Input filtering capacitance <sup>(1)</sup> (2)                           |                                                                                                                            | 3     | 22  |      | μF   |
| 3.26a        | C <sub>OUT-</sub><br>Local(Buckx)     | Output capacitance, local <sup>(2)</sup>                                 | Per phase                                                                                                                  | 10    | 22  |      | μF   |
| 3.27b        | C <sub>OUT</sub> -                    | Output capacitance, total (local and POL) <sup>(2)</sup>                 | Per phase                                                                                                                  | 50    |     | 250  | μF   |
|              |                                       | I                                                                        | 1                                                                                                                          |       |     |      |      |



| POS          |                                   | PARAMETER                                                                | TEST CONDITIONS                                                                                                                                                                                         | MIN            | TYP  | MAX           | UNIT                |
|--------------|-----------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|---------------|---------------------|
| 3.28a        |                                   |                                                                          | Inductance                                                                                                                                                                                              | 154            | 220  | 286           | nH                  |
| 3.28b        | – L <sub>Bx</sub>                 | Power inductor                                                           | DCR                                                                                                                                                                                                     |                | 10   |               | mΩ                  |
| 3.29         | I <sub>Q PWM</sub>                | PWM mode Quiescent current                                               | I <sub>OUT Bx</sub> = 0 mA                                                                                                                                                                              |                | 20   |               | mA                  |
| 3.160a       |                                   |                                                                          | V <sub>VOUT Bx</sub> < 1 V, PWM mode                                                                                                                                                                    | -10            |      | 10            | mV                  |
| 3.160b       |                                   | DC output voltage accuracy,                                              | V <sub>VOUT Bx</sub> ≥ 1 V, PWM mode                                                                                                                                                                    | -1%            |      | 1%            |                     |
| 3.160c       | V <sub>OUT_DC_Bx</sub>            | includes voltage reference, DC load and line regulations and             | V <sub>VOUT Bx</sub> < 1 V, PFM mode                                                                                                                                                                    | -20            |      | 25            | mV                  |
| 3.160d       |                                   | temperature                                                              | V <sub>VOUT_Bx</sub> ≥ 1 V, PFM mode                                                                                                                                                                    | -1% -<br>10 mV |      | 1% +<br>15 mV |                     |
| 3.31a        |                                   |                                                                          | $0.3~V \le V_{VOUT\_Bx} < 0.6~V,~I_{OUT\_Bx} = 1~mA$ to 400 mA / phase, $t_r = t_f = 1~\mu s,~PWM$ mode                                                                                                 |                | 15   |               | mV                  |
| 3.31b        | T <sub>LDSR_MP</sub> Tı           | Transient load step response <sup>(8)</sup>                              | 0.6 V $\leq$ V <sub>VOUT_Bx</sub> $<$ 1.5 V, I <sub>OUT_Bx</sub> = 1 mA to 2 A / phase, t <sub>r</sub> = t <sub>f</sub> = 1 $\mu$ s, PWM mode                                                           |                | 15   |               | mV                  |
| 3.31c        |                                   |                                                                          | 1.5 V $\leq$ V <sub>VOUT_Bx</sub> $\leq$ 1.9 V, I <sub>OUT_Bx</sub> = 1 mA to 2 A / phase, t <sub>r</sub> = t <sub>f</sub> = 1 $\mu$ s, PWM mode                                                        |                | 1.5% |               |                     |
| 3.32         | T <sub>LNSR</sub>                 | Transient line response                                                  | $V_{PVIN\_BX}$ stepping from 3 V to 3.5 V, $t_r = t_f$<br>= 10 $\mu$ s, $I_{OUT\_BX} = I_{OUT(max)}$                                                                                                    | -20            | ±5   | 20            | mV                  |
| 3.33a        | V                                 | Ripple voltage <sup>(8)</sup>                                            | PWM mode, 1-phase                                                                                                                                                                                       |                | 3    |               | ${\rm mV}_{\rm PP}$ |
| 3.33b        | V <sub>OUT_Ripple</sub>           | Tripple voltage                                                          | PFM mode                                                                                                                                                                                                |                | 15   | 25            | $mV_{PP}$           |
| 3.120        | I <sub>PFM-PWM</sub>              | PFM to PWM switch current threshold <sup>(6)</sup>                       | Auto mode                                                                                                                                                                                               |                | 600  |               | mA                  |
| 3.121        | I <sub>PWM-PFM</sub>              | PWM to PFM switch current threshold <sup>(6)</sup>                       | Auto mode                                                                                                                                                                                               |                | 300  |               | mA                  |
| 3.122        | I <sub>PWM</sub> -<br>PFM_HYST    | PWM to PFM switch current hysteresis                                     | Auto mode                                                                                                                                                                                               |                | 200  |               | mA                  |
| Electrical C | Characteristics                   | - 2.2MHz Single-Phase Configu                                            | ration for DDR Termination                                                                                                                                                                              |                |      |               |                     |
| 3.34         | V <sub>PVIN_Bx</sub>              | Input voltage range                                                      |                                                                                                                                                                                                         | 2.8            | 3.3  | 5.5           | V                   |
| 3.35         | I <sub>OUT_Bx_SINK</sub>          | Current sink                                                             |                                                                                                                                                                                                         | 1              |      |               | Α                   |
| 3.36         | V <sub>VOUT_Bx</sub>              | Output voltage programmable range                                        |                                                                                                                                                                                                         | 0.5            |      | 0.7           | V                   |
| 3.37         | C <sub>IN_Bx</sub>                | Input filtering capacitance <sup>(1)</sup> (2)                           |                                                                                                                                                                                                         | 3              | 22   |               | μF                  |
| 3.38a        | C <sub>OUT-</sub><br>Local(Buckx) | Output capacitance, local <sup>(2)</sup>                                 |                                                                                                                                                                                                         | 10             | 22   |               | μF                  |
| 3.38b        | C <sub>OUT-</sub><br>TOTAL_Bx     | Output capacitance, total (local and POL) <sup>(2)</sup>                 |                                                                                                                                                                                                         | 25             |      | 50            | μF                  |
| 3.39a        | ı                                 | Power inductor                                                           | Inductance                                                                                                                                                                                              | 329            | 470  | 611           | nΗ                  |
| 3.39b        | L <sub>Bx</sub>                   | Power inductor                                                           | DCR                                                                                                                                                                                                     |                | 10   |               | mΩ                  |
| 3.40         | I <sub>Q_PWM</sub>                | PWM mode Quiescent current                                               | I <sub>OUT_Bx</sub> = 0 mA                                                                                                                                                                              |                | 13   |               | mA                  |
| 3.161a       |                                   | DC output voltage accuracy,                                              | V <sub>VOUT_Bx</sub> < 1 V, PWM mode                                                                                                                                                                    | -10            |      | 10            | mV                  |
| 3.161b       | V <sub>OUT_DC_Bx</sub>            | includes voltage reference, DC load and line regulations and temperature | V <sub>VOUT_Bx</sub> ≥ 1 V, PWM mode                                                                                                                                                                    | -1%            |      | 1%            |                     |
| 3.42         | T <sub>LDSR</sub>                 | Transient load step response <sup>(8)</sup>                              | $0.5 \text{ V} \le \text{V}_{\text{VOUT\_Bx}} \le 0.7 \text{ V}, \text{I}_{\text{OUT\_Bx}} = -1 \text{ mA}$<br>to -1000 mA, $\text{t}_{\text{f}} = \text{t}_{\text{f}} = 1 \text{ µs}, \text{PWM mode}$ |                | 15   |               | mV                  |
| 3.43         | T <sub>LNSR</sub>                 | Transient line response                                                  | $V_{PVIN\_Bx}$ stepping from 3 V to 3.5 V, $t_r = t_f$<br>= 10 $\mu$ s, $I_{OUT\_Bx} = I_{OUT\_Bx(max)}$                                                                                                | -20            | ±5   | 20            | mV                  |
| 3.44         | V <sub>OUT_Ripple</sub>           | Ripple voltage <sup>(8)</sup>                                            | PWM mode                                                                                                                                                                                                |                | 3    | 6             | $mV_{PP}$           |
| Electrical C | Characteristics                   | - 4.4MHz Single-Phase Configu                                            | ration Low Output Voltage                                                                                                                                                                               |                |      | ,             |                     |
| 3.45         | $V_{PVIN\_Bx}$                    | Input voltage range                                                      |                                                                                                                                                                                                         | 3.0            | 3.3  | 5.5           | V                   |



| POS          |                                    | PARAMETER                                                  | TEST CONDITIONS                                                                                                                                                                           | MIN            | TYP  | MAX           | UNIT      |
|--------------|------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|---------------|-----------|
| 3.46         | V <sub>VOUT_Bx</sub>               | Output voltage programmable range                          |                                                                                                                                                                                           | 0.3            |      | 1.9           | V         |
| 3.47         | C <sub>IN_Bx</sub>                 | Input filtering capacitance <sup>(1)</sup> (2)             |                                                                                                                                                                                           | 3              | 22   |               | μF        |
| 3.48a        | C <sub>OUT</sub> -<br>Local(Buckx) | Output capacitance, local <sup>(2)</sup>                   |                                                                                                                                                                                           | 10             | 22   |               | μF        |
| 3.48b        | C <sub>OUT</sub> -                 | Output capacitance, total (local and POL) <sup>(2)</sup>   |                                                                                                                                                                                           | 25             |      | 100           | μF        |
| 3.49a        |                                    | Power inductor                                             | Inductance                                                                                                                                                                                | 154            | 220  | 286           | nH        |
| 3.49b        | - L <sub>Bx</sub>                  | Power inductor                                             | DCR                                                                                                                                                                                       |                | 10   |               | mΩ        |
| 3.50         | $I_{Q\_PWM}$                       | PWM mode Quiescent current                                 | I <sub>OUT_Bx</sub> = 0 mA                                                                                                                                                                |                | 19   |               | mA        |
| 3.162a       |                                    |                                                            | V <sub>VOUT_Bx</sub> < 1 V, PWM mode                                                                                                                                                      | -10            |      | 10            | mV        |
| 3.162b       |                                    | DC output voltage accuracy, includes voltage reference, DC | V <sub>VOUT_Bx</sub> ≥ 1 V, PWM mode                                                                                                                                                      | -1%            |      | 1%            |           |
| 3.162c       | V <sub>OUT_DC_Bx</sub>             | load and line regulations and                              | V <sub>VOUT_Bx</sub> < 1 V, PFM mode                                                                                                                                                      | -20            |      | 35            | mV        |
| 3.162d       |                                    | temperature                                                | V <sub>VOUT_Bx</sub> ≥ 1 V, PFM mode                                                                                                                                                      | -1% -<br>10 mV |      | 1% +<br>25 mV |           |
| 3.52a        |                                    |                                                            | $0.3 \text{ V} \le \text{V}_{\text{VOUT\_Bx}} < 0.6 \text{ V}, \text{I}_{\text{OUT\_Bx}} = 1 \text{ mA}$ to 200 mA, $\text{t}_{\text{r}} = \text{t}_{\text{f}} = 1 \text{ µs}$ , PWM mode |                | 15   |               | mV        |
| 3.52b        | T <sub>LDSR</sub>                  | Transient load step response <sup>(8)</sup>                | $0.6 \text{ V} \le \text{V}_{\text{VOUT\_Bx}} < 1.5 \text{ V}, \text{I}_{\text{OUT\_Bx}} = 1 \text{ mA}$<br>to 1 A, $t_r = t_f = 1 \text{ µs}$ , PWM mode                                 |                | 15   |               | mV        |
| 3.52c        |                                    |                                                            | 1.5 V $\leq$ V <sub>VOUT_Bx</sub> $\leq$ 1.9 V, I <sub>OUT_Bx</sub> = 1 mA to 1 A, t <sub>r</sub> = t <sub>f</sub> = 1 µs, PWM mode                                                       |                | 1.5% |               |           |
| 3.53         | T <sub>LNSR</sub>                  | Transient line response                                    | $V_{PVIN\_Bxx}$ stepping from 3 V to 3.5 V, $t_r = t_f$<br>= 10 $\mu$ s, $I_{OUT}$ $Bx = I_{OUT}$ $Bx(max)$                                                                               | -20            | ±5   | 20            | mV        |
| 3.54a        | .,                                 | D: 1 (8)                                                   | PWM mode                                                                                                                                                                                  |                | 5    | 8             | $mV_{PP}$ |
| 3.54b        | V <sub>OUT_Ripple</sub>            | Ripple voltage <sup>(8)</sup>                              | PFM mode                                                                                                                                                                                  |                | 15   | 50            | $mV_{PP}$ |
| 3.123        | I <sub>PFM-PWM</sub>               | PFM to PWM switch current threshold <sup>(6)</sup>         | Auto mode, V <sub>PVIN_Bx</sub> = 3.3 V, V <sub>VOUT_Bx</sub> = 1.0 V                                                                                                                     |                | 600  |               | mA        |
| 3.124        | I <sub>PWM-PFM</sub>               | PWM to PFM switch current threshold <sup>(6)</sup>         | Auto mode, V <sub>PVIN_Bx</sub> = 3.3 V, V <sub>VOUT_Bx</sub> = 1.0 V                                                                                                                     |                | 300  |               | mA        |
| 3.125        | I <sub>PWM</sub> -                 | PWM to PFM switch current hysteresis                       | Auto mode, V <sub>PVIN_Bx</sub> = 3.3 V, V <sub>VOUT_Bx</sub> = 1.0 V                                                                                                                     |                | 200  |               | mA        |
| Electrical C | haracteristics                     | - 4.4MHz Single-Phase Configu                              | ration High Output Voltage                                                                                                                                                                |                |      |               |           |
| 3.55         | V <sub>PVIN_Bx</sub>               | Input voltage range                                        |                                                                                                                                                                                           | 4.5            | 5    | 5.5           | V         |
| 3.56         | I <sub>OUT_Bx_4.4_H</sub><br>VOUT  | Output current                                             |                                                                                                                                                                                           |                |      | 2.5           | Α         |
| 3.57         | V <sub>VOUT_Bx</sub>               | Output voltage programmable range                          |                                                                                                                                                                                           | 1.7            |      | 3.34          | V         |
| 3.58         | C <sub>IN_Bx</sub>                 | Input filtering capacitance <sup>(1)</sup> (2)             |                                                                                                                                                                                           | 3              | 22   |               | μF        |
| 3.59a        | C <sub>OUT-Local_Bx</sub>          | Output capacitance, local <sup>(2)</sup>                   |                                                                                                                                                                                           | 10             | 22   |               | μF        |
| 3.59b        | C <sub>OUT</sub> -                 | Output capacitance, total (local and POL) <sup>(2)</sup>   |                                                                                                                                                                                           | 50             |      | 150           | μF        |
| 3.60a        |                                    | Dancar in ducatar                                          | Inductance                                                                                                                                                                                | 329            | 470  | 611           | nΗ        |
| 3.60b        | – L <sub>Bx</sub>                  | Power inductor                                             | DCR                                                                                                                                                                                       |                | 10   |               | mΩ        |
| 3.61         | I <sub>Q_PWM</sub>                 | PWM mode Quiescent current                                 | I <sub>OUT_Bx</sub> = 0 mA                                                                                                                                                                |                | 29   |               | mA        |
| 3.163a       |                                    |                                                            | V <sub>VOUT_Bx</sub> < 1 V, PWM mode                                                                                                                                                      | -10            |      | 10            | mV        |
| 3.163b       |                                    | DC output voltage accuracy, includes voltage reference, DC | V <sub>VOUT_Bx</sub> ≥ 1 V, PWM mode                                                                                                                                                      | -1%            |      | 1%            |           |
| 3.163c       | V <sub>OUT_DC_Bx</sub>             | load and line regulations and                              | V <sub>VOUT_Bx</sub> < 1 V, PFM mode                                                                                                                                                      | -20            |      | 25            | mV        |
| 3.163d       |                                    | temperature                                                | V <sub>VOUT_Bx</sub> ≥ 1 V, PFM mode                                                                                                                                                      | -1% -<br>10 mV |      | 1% +<br>15 mV |           |



| POS          |                                | PARAMETER                                                  | TEST CONDITIONS                                                                                                                                                                                 | MIN            | TYP  | MAX           | UNIT            |
|--------------|--------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|---------------|-----------------|
| 3.63         | T <sub>LDSR_SP</sub>           | Transient load step response <sup>(8)</sup>                | 1.7 V $\leq$ V <sub>VOUT_Bx</sub> $\leq$ 3.34 V, I <sub>OUT_Bx</sub> = 1 mA to 1 A, t <sub>r</sub> = t <sub>f</sub> = 1 µs, PWM mode                                                            |                | 1.5% |               |                 |
| 3.64         | T <sub>LNSR</sub>              | Transient line response                                    | $V_{PVIN\_Bxx}$ stepping from 4.7 V to 5.2 V, $t_r$ = $t_f$ = 10 $\mu$ s, $I_{OUT\_Bx}$ = $I_{OUT\_Bx(max)}$                                                                                    | -20            | ±5   | 20            | mV              |
| 3.65a        | Vout B                         | Ripple voltage <sup>(8)</sup>                              | PWM mode                                                                                                                                                                                        |                | 3    | 7             | $mV_{PP}$       |
| 3.65b        | V <sub>OUT_Ripple</sub>        | Trippie voltage                                            | PFM mode                                                                                                                                                                                        |                | 15   | 25            | $mV_{PP}$       |
| 3.126        | I <sub>PFM-PWM</sub>           | PFM to PWM switch current threshold <sup>(6)</sup>         | Auto mode, V <sub>PVIN_Bx</sub> = 5 V, V <sub>VOUT_Bx</sub> = 1.8 V                                                                                                                             |                | 400  |               | mA              |
| 3.127        | I <sub>PWM-PFM</sub>           | PWM to PFM switch current threshold <sup>(6)</sup>         | Auto mode, V <sub>PVIN_Bx</sub> = 5 V, V <sub>VOUT_Bx</sub> = 1.8 V                                                                                                                             |                | 260  |               | mA              |
| 3.128        | I <sub>PWM</sub> -<br>PFM_HYST | PWM to PFM switch current hysteresis                       | Auto mode, V <sub>PVIN_Bx</sub> = 5 V, V <sub>VOUT_Bx</sub> = 1.8 V                                                                                                                             |                | 140  |               | mA              |
| Electrical ( | Characteristics                | - 2.2MHz Single-Phase Configu                              | ration with 5.0V VIN                                                                                                                                                                            |                |      |               |                 |
| 3.66         | V <sub>PVIN_Bx</sub>           | Input voltage range                                        |                                                                                                                                                                                                 | 4.5            | 5    | 5.5           | V               |
| 3.67         | V <sub>VOUT_Bx</sub>           | Output voltage programmable range                          |                                                                                                                                                                                                 | 0.3            |      | 3.34          | V               |
| 3.68         | C <sub>IN_Bx</sub>             | Input filtering capacitance <sup>(1)</sup> (2)             |                                                                                                                                                                                                 | 3              | 22   |               | μF              |
| 3.69a        | C <sub>OUT-Local_Bx</sub>      | Output capacitance, local <sup>(2)</sup>                   |                                                                                                                                                                                                 | 10             | 22   |               | μF              |
| 3.69b        | C <sub>OUT-</sub><br>TOTAL_Bx  | Output capacitance, total (local and POL) <sup>(2)</sup>   |                                                                                                                                                                                                 | 100            |      | 1000          | μF              |
| 3.70a        |                                | Power industor                                             | Inductance                                                                                                                                                                                      | 700            | 1000 | 1300          | nΗ              |
| 3.70b        | — L <sub>Bx</sub>              | Power inductor                                             | DCR                                                                                                                                                                                             |                | 10   |               | mΩ              |
| 3.71         | I <sub>Q_PWM</sub>             | PWM mode Quiescent current                                 | I <sub>OUT_Bx</sub> = 0 mA                                                                                                                                                                      |                | 14   |               | mA              |
| 3.164a       |                                |                                                            | V <sub>VOUT_Bx</sub> < 1 V, PWM mode                                                                                                                                                            | -10            |      | 10            | mV              |
| 3.164b       |                                | DC output voltage accuracy, includes voltage reference, DC | V <sub>VOUT_Bx</sub> ≥ 1 V, PWM mode                                                                                                                                                            | -1%            |      | 1%            |                 |
| 3.164c       | V <sub>OUT_DC_Bx</sub>         | load and line regulations and                              | V <sub>VOUT_Bx</sub> < 1 V, PFM mode                                                                                                                                                            | -20            |      | 25            | mV              |
| 3.164d       |                                | temperature                                                | V <sub>VOUT_Bx</sub> ≥ 1 V, PFM mode                                                                                                                                                            | -1% -<br>10 mV |      | 1% +<br>15 mV |                 |
| 3.73a        |                                |                                                            | $0.3 \text{ V} \le \text{V}_{\text{VOUT\_Bx}} < 0.6 \text{ V}, \text{I}_{\text{OUT\_Bx}} = 1 \text{ mA}$ to 400 mA, $\text{t}_{\text{r}} = \text{t}_{\text{f}} = 1 \text{ µs}, \text{PWM mode}$ |                | 15   |               | mV              |
| 3.73b        | T <sub>LDSR_SP</sub>           | Transient load step response <sup>(8)</sup>                | 0.6 V $\leq$ V <sub>VOUT_Bx</sub> $<$ 1.5 V, I <sub>OUT_Bx</sub> = 1 mA to 2 A, t <sub>r</sub> = t <sub>f</sub> = 1 µs, PWM mode                                                                |                | 15   |               | mV              |
| 3.73c        |                                |                                                            | 1.5 V $\leq$ V <sub>VOUT_Bx</sub> $\leq$ 3.34 V, I <sub>OUT_Bx</sub> = 1 mA to 2 A, t <sub>r</sub> = t <sub>f</sub> = 1 µs, PWM mode                                                            |                | 1.5% |               |                 |
| 3.74         | T <sub>LNSR</sub>              | Transient line response                                    | $V_{PVIN\_Bx}$ stepping from 4.7 V to 5.2 V, $t_r = t_f = 10 \text{ µs}$ , $I_{OUT\_Bx} = I_{OUT\_Bx(max)}$                                                                                     | -20            | ±5   | 20            | mV              |
| 3.75a        | Vour -:                        | Ripple voltage <sup>(8)</sup>                              | PWM mode                                                                                                                                                                                        |                | 3    | 7.5           | $mV_{PP}$       |
| 3.75b        | V <sub>OUT_Ripple</sub>        |                                                            | PFM mode                                                                                                                                                                                        |                | 15   | 25            | ${\rm mV_{PP}}$ |
| 3.129        | I <sub>PFM-PWM</sub>           | PFM to PWM switch current threshold <sup>(6)</sup>         | Auto mode, V <sub>PVIN_Bx</sub> = 5 V, V <sub>VOUT_Bx</sub> = 1.0V                                                                                                                              |                | 400  |               | mA              |
| 3.130        | I <sub>PWM-PFM</sub>           | PWM to PFM switch current threshold <sup>(6)</sup>         | Auto mode, V <sub>PVIN_Bx</sub> = 5 V, V <sub>VOUT_Bx</sub> = 1.0V                                                                                                                              |                | 200  |               | mA              |
| 3.131        | I <sub>PWM</sub> -<br>PFM_HYST | PWM to PFM switch current hysteresis                       | Auto mode, V <sub>PVIN_Bx</sub> = 5 V, V <sub>VOUT_Bx</sub> = 1.0V                                                                                                                              |                | 200  |               | mA              |
| Electrical ( | Characteristics                | - 2.2MHz Single-Phase and Mul                              | ti-Phase Configuration                                                                                                                                                                          |                |      |               |                 |
| 3.76         | V <sub>PVIN_Bx</sub>           | Input voltage range                                        |                                                                                                                                                                                                 | 3.0            | 3.3  | 5.5           | V               |
| 3.77         | V <sub>VOUT_Bx</sub>           | Output voltage programmable range                          |                                                                                                                                                                                                 | 0.3            |      | 1.9           | ٧               |
| 3.78         | C <sub>IN_Bx</sub>             | Input filtering capacitance <sup>(1)</sup> (2)             |                                                                                                                                                                                                 | 3              | 22   |               | μF              |
|              |                                | <u> </u>                                                   | 1                                                                                                                                                                                               |                |      |               |                 |



| POS          |                                | PARAMETER                                                    | TEST CONDITIONS                                                                                                                                  | MIN            | TYP  | MAX           | UNIT      |
|--------------|--------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|---------------|-----------|
| 3.79a        | C <sub>OUT-Local_Bx</sub>      | Output capacitance, local <sup>(2)</sup>                     | Per phase                                                                                                                                        | 10             | 22   |               | μF        |
| 3.79b        | C <sub>OUT-</sub><br>TOTAL_Bx  | Output capacitance, total (local and POL) <sup>(2)</sup>     | Per phase                                                                                                                                        | 100            |      | 1000          | μF        |
| 3.80a        | I Dv                           | Dower industor                                               | Inductance                                                                                                                                       | 329            | 470  | 611           | nΗ        |
| 3.80b        | LBx                            | Power inductor                                               | DCR                                                                                                                                              |                | 10   |               | mΩ        |
| 3.81         | I <sub>Q_PWM</sub>             | PWM mode Quiescent current                                   | I <sub>OUT_Bx</sub> = 0 mA                                                                                                                       |                | 13   |               | mA        |
| 3.165a       |                                |                                                              | V <sub>VOUT_Bx</sub> < 1 V, PWM mode                                                                                                             | -10            |      | 10            | mV        |
| 3.165b       |                                | DC output voltage accuracy, includes voltage reference, DC   | V <sub>VOUT_Bx</sub> ≥ 1 V, PWM mode                                                                                                             | -1%            |      | 1%            |           |
| 3.165c       | V <sub>OUT_DC_Bx</sub>         | JT_DC_Bx load and line regulations and temperature           | V <sub>VOUT_Bx</sub> < 1 V, PFM mode                                                                                                             | -20            |      | 25            | mV        |
| 3.165d       |                                |                                                              | V <sub>VOUT_Bx</sub> ≥ 1 V, PFM mode                                                                                                             | -1% -<br>10 mV |      | 1% +<br>15 mV |           |
| 3.83a        |                                |                                                              | $0.3~V \le V_{VOUT\_BX} < 0.6~V,~I_{OUT\_BX} = 1~mA$ to 400 mA / phase, $t_r = t_f = 1~\mu s,~PWM$ mode                                          |                | 5    |               | mV        |
| 3.83b        | T <sub>LDSR_MP</sub>           | Transient load step response <sup>(8)</sup>                  | 0.6 V $\leq$ V <sub>VOUT_Bx</sub> $<$ 1.5 V, I <sub>OUT_Bx</sub> = 1 mA to 2 A / phase, t <sub>r</sub> = t <sub>f</sub> = 1 $\mu$ s, PWM mode    |                | 15   |               | mV        |
| 3.83c        |                                |                                                              | 1.5 V $\leq$ V <sub>VOUT_Bx</sub> $\leq$ 1.9 V, I <sub>OUT_Bx</sub> = 1 mA to 2 A / phase, t <sub>r</sub> = t <sub>f</sub> = 1 $\mu$ s, PWM mode |                | 1%   |               |           |
| 3.84         | T <sub>LNSR</sub>              | Transient line response                                      | $V_{PVIN\_Bx}$ stepping from 3 V to 3.5 V, $t_r = t_f$<br>= 10 $\mu$ s, $I_{OUT\_Bx} = I_{OUT\_Bx(max)}$                                         | -20            | ±5   | 20            | mV        |
| 3.85a        | V                              | Ripple voltage <sup>(8)</sup>                                | PWM mode, 1-phase                                                                                                                                |                | 3    | 5             | $mV_{PP}$ |
| 3.85b        | V <sub>OUT_Ripple</sub>        | Ripple voltage(*)                                            | PFM mode                                                                                                                                         |                | 15   | 25            | $mV_{PP}$ |
| 3.132        | I <sub>PFM-PWM</sub>           | PFM to PWM switch current threshold <sup>(6)</sup>           | Auto mode, V <sub>PVIN_Bx</sub> = 3.3 V, V <sub>VOUT_Bx</sub> = 1.0V                                                                             |                | 500  |               | mA        |
| 3.133        | I <sub>PWM-PFM</sub>           | PWM to PFM switch current threshold <sup>(6)</sup>           | Auto mode, V <sub>PVIN_Bx</sub> = 3.3 V, V <sub>VOUT_Bx</sub> = 1.0V                                                                             |                | 440  |               | mA        |
| 3.134        | I <sub>PWM</sub> -<br>PFM_HYST | PWM to PFM switch current hysteresis                         | Auto mode, V <sub>PVIN_Bx</sub> = 3.3 V, V <sub>VOUT_Bx</sub> = 1.0V                                                                             |                | 60   |               | mA        |
| Electrical C | haracteristics                 | - 2.2MHz Single-Phase Generic                                | Configuration                                                                                                                                    |                |      |               |           |
| 3.86         | V <sub>PVIN_Bx</sub>           | Input voltage range                                          |                                                                                                                                                  | 2.8            | 3.3  | 5.5           | V         |
| 3.87         | V <sub>VOUT_Bx</sub>           | Output voltage programmable range                            |                                                                                                                                                  | 0.3            |      | 3.34          | V         |
| 3.88         | C <sub>IN_Bx</sub>             | Input filtering capacitance <sup>(1)</sup> (2)               |                                                                                                                                                  | 3              | 22   |               | μF        |
| 3.89a        | C <sub>OUT-Local_Bx</sub>      | Output capacitance, local <sup>(2)</sup>                     |                                                                                                                                                  | 10             | 22   |               | μF        |
| 3.89b        | C <sub>OUT-</sub>              | Output capacitance, total (local and POL) <sup>(2)</sup>     |                                                                                                                                                  | 100            |      | 500           | μF        |
| 3.90a        |                                | Devices in divetors                                          | Inductance                                                                                                                                       | 700            | 1000 | 1300          | nΗ        |
| 3.90b        | L <sub>Bx</sub>                | Power inductor                                               | DCR                                                                                                                                              |                | 10   |               | mΩ        |
| 3.91         | I <sub>Q_PWM</sub>             | PWM mode Quiescent current                                   | I <sub>OUT_Bx</sub> = 0 mA                                                                                                                       |                | 13   |               | mA        |
| 3.166a       |                                |                                                              | V <sub>VOUT_Bx</sub> < 1 V, PWM mode                                                                                                             | -10            |      | 10            | mV        |
| 3.166b       |                                | DC output voltage accuracy,                                  | V <sub>VOUT_Bx</sub> ≥ 1 V, PWM mode                                                                                                             | -1%            |      | 1%            |           |
| 3.166c       | V <sub>OUT_DC_Bx</sub>         | includes voltage reference, DC load and line regulations and | V <sub>VOUT_Bx</sub> < 1 V, PFM mode                                                                                                             | -20            |      | 25            | mV        |
| 3.166d       |                                | temperature                                                  | V <sub>VOUT_Bx</sub> ≥ 1 V, PFM mode                                                                                                             | -1% -<br>10 mV |      | 1% +<br>15 mV |           |



Over operating free-air temperature range (unless otherwise noted). Voltage level refers to the AGNDx ground of the device.

| POS       |                               | PARAMETER                                                 | TEST CONDITIONS                                                                                                                                                                        | MIN | TYP  | MAX | UNIT             |
|-----------|-------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------------------|
| 3.93a     |                               |                                                           | $0.3 \text{ V} \le \text{V}_{\text{VOUT\_Bx}} < 0.6 \text{ V}, \text{I}_{\text{OUT\_Bx}} = 1 \text{ mA}$ to 400 mA, $t_r = t_f = 1 \text{ µs}$ , PWM mode                              |     | 35   |     | mV               |
| 3.93b     | T <sub>LDSR_SP</sub>          | Transient load step response <sup>(8)</sup>               | $0.6 \text{ V} \le \text{V}_{\text{VOUT\_Bx}} < 1.0 \text{ V}, \text{I}_{\text{OUT\_Bx}} = 1 \text{ mA}$ to 2 A, $\text{t}_{\text{r}} = \text{t}_{\text{f}} = 1 \text{ µs}$ , PWM mode |     | 17   |     | mV               |
| 3.93c     |                               |                                                           | 1.0 V $\leq$ V <sub>VOUT_Bx</sub> $\leq$ 3.34 V, I <sub>OUT_Bx</sub> = 1 mA to 2 A, t <sub>r</sub> = t <sub>f</sub> = 1 µs, PWM mode                                                   |     | 3.5% |     |                  |
| 3.94      | T <sub>LNSR</sub>             | Transient line response                                   | $V_{PVIN\_Bx}$ stepping from 3 V to 3.5 V, $t_r = t_f$<br>= 10 $\mu$ s, $I_{OUT\_Bx} = I_{OUT\_Bx(max)}$                                                                               | -20 | ±5   | 20  | mV               |
| 3.95a     | \/                            | Pinnle voltage(8)                                         | PWM mode                                                                                                                                                                               |     | 3    | 7.5 | $mV_{PP}$        |
| 3.95b     | V <sub>OUT_Ripple</sub>       | Ripple voltage <sup>(8)</sup>                             | PFM mode                                                                                                                                                                               |     | 15   | 25  | mV <sub>PP</sub> |
| 3.135     | I <sub>PFM-PWM</sub>          | PFM to PWM switch current threshold <sup>(6)</sup>        | Auto mode, V <sub>PVIN_Bx</sub> = 3.3 V, V <sub>VOUT_Bx</sub> = 1.0V                                                                                                                   |     | 300  |     | mA               |
| 3.136     | I <sub>PWM-PFM</sub>          | PWM to PFM switch current threshold <sup>(6)</sup>        | Auto mode, V <sub>PVIN_Bx</sub> = 3.3 V, V <sub>VOUT_Bx</sub> = 1.0V                                                                                                                   |     | 150  |     | mA               |
| 3.137     | I <sub>PWM-</sub><br>PFM_HYST | PWM to PFM switch current hysteresis                      | Auto mode, V <sub>PVIN_Bx</sub> = 3.3 V, V <sub>VOUT_Bx</sub> = 1.0V                                                                                                                   |     | 150  |     | mA               |
| Timing Re | quirements                    |                                                           |                                                                                                                                                                                        |     |      |     |                  |
| 3.108     |                               | Settling time after voltage scaling                       | From end of voltage ramp to V <sub>OUT</sub> within 15 mV from V <sub>OUT_DC_Bx</sub> (10)                                                                                             |     |      | 105 | μs               |
| 3.109     |                               | Start-up delay                                            | From enable to start of output voltage rise                                                                                                                                            | 100 | 150  | 200 | μs               |
| 3.110     | t <sub>delay_OC</sub>         | Over-current detection delay                              | Peak current limit triggering during every switching cycle                                                                                                                             |     |      | 7   | μs               |
| 3.111     | t <sub>deglitch_OC</sub>      | Over-current detection signal deglitch time               | Digital deglitch time for detected signal. Time duration to filter out short positive and negative pulses                                                                              | 19  |      | 23  | μs               |
| 3.112     | t <sub>latency_OC</sub>       | Over-current signal latency time from detection           | Total delay from over-current detection to interrupt or PFSM trigger                                                                                                                   |     |      | 30  | μs               |
| Switching | Characteristic                | es                                                        |                                                                                                                                                                                        |     |      |     |                  |
| 3.106a    |                               |                                                           | 2.2 MHz setting, internal clock                                                                                                                                                        | 2   | 2.2  | 2.4 |                  |
| 3.106b    |                               |                                                           | 4.4 MHz setting, internal clock                                                                                                                                                        | 4   | 4.4  | 4.8 |                  |
| 3.106d    |                               |                                                           | 2.2 MHz setting, internal clock, spread spectrum enabled                                                                                                                               | 1.8 | 2.2  | 2.6 |                  |
| 3.106e    | f <sub>SW</sub>               | Switching frequency, PWM mode NVM programmable            | 4.4 MHz setting, internal clock, spread spectrum enabled                                                                                                                               | 3.5 | 4.4  | 5.3 | MHz              |
| 3.106g    |                               |                                                           | 2.2 MHz setting, synchronized to external clock                                                                                                                                        | 1.8 | 2.2  | 2.6 |                  |
| 3.106h    | -                             | 4.4 MHz setting, synchronized to external clock           | 3.5                                                                                                                                                                                    | 4.4 | 5.3  |     |                  |
| 3.107b    | f <sub>SW_max</sub>           | Automatic maximum switching frequency scaling in PWM mode | 0.3 V ≤ V <sub>VOUT_Bx</sub> < 0.6 V                                                                                                                                                   |     | 2.2  |     | MHz              |

- (1) Input capacitors must be placed as close as possible to the device pins.
- (2) When DC voltage is applied to a ceramic capacitor, the effective capacitance is reduced due to DC bias effect. The table above therefore lists the minimum value as CAPACITANCE. In order to meet the minimum capacitance requirement, the nominal value of the capacitor may have to be scaled accordingly to take the drop of capacitance into account for a given dc voltage at the outputs of regulators.
- (3) The maximum output current can be limited by the forward current limit I<sub>LIM FWD</sub>. The maximum output current is also limited by the junction temperature and maximum average current over lifetime. The power dissipation inside the die increases the junction temperature and limits the maximum current depending of the length of the current pulse, efficiency, board and ambient temperature.
- (4) Advance thermal design is required to avoid thermal shutdown.
- (5) SLEW\_RATEx[2:0] register default comes from NVM memory, and can be re-programed by software. Output capacitance, forward and negative current limits and load current may limit the maximum and minimum slew rates.
- (6) The PFM-to-PWM and PWM-to-PFM switchover current can be affected by the input and the output voltage, temperature, the inductor and the capacitor values.

Submit Document Feedback



- (7) A high slew-rate setting can generate over and undershoot during voltage change. See Application Section for more information.
- (8) Please refer to the applications section of the datasheet regarding the power delivery network (PDN) used for the transient load step and output ripple test conditions. All ripple specs are defined across POL capacitor in the described PDN.
- (9) Slew-rate is measured from 10% to 90% of the voltage ramp with voltage step ≥ 500 mV.
- (10) Voltage ramp is calculated using slew-rate from minimum column.

### **6.7 Reference Generator (REFOUT)**

Over operating free-air temperature range (unless otherwise noted). Voltage level refers to the AGNDx ground of the device.

| POS     |                     | PARAMETER                         | TEST CONDITIONS                                     | MIN  | TYP | MAX  | UNIT |  |
|---------|---------------------|-----------------------------------|-----------------------------------------------------|------|-----|------|------|--|
| Electri | cal Characteris     | stics                             |                                                     |      |     |      |      |  |
| 4.1     |                     | Max capacitance for REFOUT signal | Capacitance between REFOUT signal and ground        |      |     | 100  | pF   |  |
| 4.2     |                     | Output voltage                    | Measured at the REFOUT signal                       | 1.17 | 1.2 | 1.23 | V    |  |
| Timing  | Timing Requirements |                                   |                                                     |      |     |      |      |  |
| 4.4     | t <sub>SU_REF</sub> | Start-up time                     | From REFOUT_EN=1 to the time REFOUT voltage settles |      | 30  |      | μs   |  |

### **6.8 Monitoring Functions**

Over operating free-air temperature range (unless otherwise noted). Voltage level refers to the AGNDx ground of the device.

| POS     |                           | PARAMETER                                                                         | TEST CONDITIONS                                           | MIN                                                       | TYP  | MAX  | UNIT |  |
|---------|---------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|------|------|------|--|
| Electri | cal Characteris           | stics: BUCK REGULATORS O                                                          | UTPUT, VMONx INPUT                                        |                                                           |      |      |      |  |
| 5.1a    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x0,<br>VMONn_RANGE_SEL = 0 | 2%                                                        | 3%   | 4%   |      |  |
| 5.1b    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x1,<br>VMONn_RANGE_SEL = 0 | 2.5%                                                      | 3.5% | 4.5% |      |  |
| 5.1c    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x2,<br>VMONn_RANGE_SEL = 0 | 3%                                                        | 4%   | 5%   |      |  |
| 5.1d    | V <sub>BUCK_OV_TH</sub> , | Overvoltage monitoring for buck output and VMONx pin input, programable threshold | BUCKn_OV_THR / VMONn_OV_THR = 0x3,<br>VMONn_RANGE_SEL = 0 | 4%                                                        | 5%   | 6%   |      |  |
| 5.1e    | V <sub>VMON_OV_TH</sub>   | accuracy, V <sub>OUT_Bx</sub> / V <sub>VMONx</sub> > 1 V <sup>(1)</sup>           | BUCKn_OV_THR / VMONn_OV_THR = 0x4,<br>VMONn_RANGE_SEL = 0 | 5%                                                        | 6%   | 7%   |      |  |
| 5.1f    |                           |                                                                                   |                                                           | BUCKn_OV_THR / VMONn_OV_THR = 0x5,<br>VMONn_RANGE_SEL = 0 | 6%   | 7%   | 8%   |  |
| 5.1g    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x6,<br>VMONn_RANGE_SEL = 0 | 7%                                                        | 8%   | 9%   |      |  |
| 5.1h    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x7,<br>VMONn_RANGE_SEL = 0 | 9%                                                        | 10%  | 11%  |      |  |
| 5.2a    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x0,<br>VMONn_RANGE_SEL = 0 | 20                                                        | 30   | 40   |      |  |
| 5.2b    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x1,<br>VMONn_RANGE_SEL = 0 | 25                                                        | 35   | 45   |      |  |
| 5.2c    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x2,<br>VMONn_RANGE_SEL = 0 | 30                                                        | 40   | 50   |      |  |
| 5.2d    | V <sub>BUCK_OV_TH_</sub>  | Overvoltage monitoring for buck output and VMONx pin input, programable threshold | BUCKn_OV_THR / VMONn_OV_THR = 0x3,<br>VMONn_RANGE_SEL = 0 | 40                                                        | 50   | 60   | mV   |  |
| 5.2e    | 1                         | accuracy, V <sub>OUT_Bx</sub> / V <sub>VMONx</sub> ≤ 1 V <sup>(1)</sup>           | BUCKn_OV_THR / VMONn_OV_THR = 0x4,<br>VMONn_RANGE_SEL = 0 | 50                                                        | 60   | 70   |      |  |
| 5.2f    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x5,<br>VMONn_RANGE_SEL = 0 | 60                                                        | 70   | 80   |      |  |
| 5.2g    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x6,<br>VMONn_RANGE_SEL = 0 | 70                                                        | 80   | 90   |      |  |
| 5.2h    |                           |                                                                                   | BUCKn_OV_THR / VMONn_OV_THR = 0x7,<br>VMONn_RANGE_SEL = 0 | 90                                                        | 100  | 110  |      |  |



### **6.8 Monitoring Functions (continued)**

Over operating free-air temperature range (unless otherwise noted). Voltage level refers to the AGNDx ground of the device.

| POS  | poruting noo t            | PARAMETER                                                                           | s otherwise noted). Voltage level refers to the AC  TEST CONDITIONS | MIN   | TYP   | MAX   |      |
|------|---------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------|-------|-------|------|
| 5.3a |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x0,<br>VMONn_RANGE_SEL = 0           | -4%   | -3%   | -2%   |      |
| 5.3b |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x1,<br>VMONn_RANGE_SEL = 0           | -4.5% | -3.5% | -2.5% |      |
| 5.3c |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x2,<br>VMONn_RANGE_SEL = 0           | -5%   | -4%   | -3%   |      |
| 5.3d | V <sub>BUCK_UV_TH</sub> , | Undervoltage monitoring for buck output and VMONx pin input, programable threshold  | BUCKn_UV_THR / VMONn_UV_THR = 0x3,<br>VMONn_RANGE_SEL = 0           | -6%   | -5%   | -4%   |      |
| 5.3e | $V_{VMON\_UV\_TH}$        | accuracy, V <sub>OUT_Bx</sub> / V <sub>VMONx</sub> > 1 V <sup>(1)</sup>             | BUCKn_UV_THR / VMONn_UV_THR = 0x4,<br>VMONn_RANGE_SEL = 0           | -7%   | -6%   | -5%   |      |
| 5.3f |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x5,<br>VMONn_RANGE_SEL = 0           | -8%   | -7%   | -6%   |      |
| 5.3g |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x6,<br>VMONn_RANGE_SEL = 0           | -9%   | -8%   | -7%   |      |
| 5.3h |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x7,<br>VMONn_RANGE_SEL = 0           | -11%  | -10%  | -9%   |      |
| 5.4a |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x0,<br>VMONn_RANGE_SEL = 0           | -40   | -30   | -20   |      |
| 5.4b |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x1,<br>VMONn_RANGE_SEL = 0           | -45   | -35   | -25   |      |
| 5.4c |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x2,<br>VMONn_RANGE_SEL = 0           | -50   | -40   | -30   |      |
| 5.4d | V <sub>BUCK_UV_TH_</sub>  | Undervoltage monitoring for buck output and VMONx pin input, programable threshold  | BUCKn_UV_THR / VMONn_UV_THR = 0x3,<br>VMONn_RANGE_SEL = 0           | -60   | -50   | -40   | mV   |
| 5.4e | V <sub>VMON_UV_TH_</sub>  | /MON_UV_TH_ accuracy, V <sub>OUT_Bx</sub> / V <sub>VMONx</sub> ≤ 1 V <sup>(1)</sup> | BUCKn_UV_THR / VMONn_UV_THR = 0x4,<br>VMONn_RANGE_SEL = 0           | -70   | -60   | -50   |      |
| 5.4f |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x5,<br>VMONn_RANGE_SEL = 0           | -80   | -70   | -60   |      |
| 5.4g |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x6,<br>VMONn_RANGE_SEL = 0           | -90   | -80   | -70   |      |
| 5.4h |                           |                                                                                     | BUCKn_UV_THR / VMONn_UV_THR = 0x7,<br>VMONn_RANGE_SEL = 0           | -110  | -100  | -90   |      |
| 5.5a |                           |                                                                                     | VMONn_OV_THR = 0x0, VMONn_RANGE_SEL = 1                             | 100   | 150   | 200   |      |
| 5.5b |                           |                                                                                     | VMONn_OV_THR = 0x1, VMONn_RANGE_SEL = 1                             | 125   | 175   | 225   |      |
| 5.5c |                           |                                                                                     | VMONn_OV_THR = 0x2, VMONn_RANGE_SEL = 1                             | 150   | 200   | 250   |      |
| 5.5d | V                         | Overvoltage monitoring for VMONx pin input with                                     | VMONn_OV_THR = 0x3, VMONn_RANGE_SEL = 1                             | 200   | 250   | 300   | mV   |
| 5.5e | V <sub>VMON_OV_TH2</sub>  | extended range <sup>(1)</sup>                                                       | VMONn_OV_THR = 0x4, VMONn_RANGE_SEL = 1                             | 250   | 300   | 350   | liiv |
| 5.5f |                           |                                                                                     | VMONn_OV_THR = 0x5, VMONn_RANGE_SEL = 1                             | 300   | 350   | 400   |      |
| 5.5g |                           |                                                                                     | VMONn_OV_THR = 0x6, VMONn_RANGE_SEL = 1                             | 350   | 400   | 450   |      |
| 5.5h |                           |                                                                                     | VMONn_OV_THR = 0x7, VMONn_RANGE_SEL = 1                             | 450   | 500   | 550   |      |
| 5.6a |                           |                                                                                     | VMONn_UV_THR = 0x0, VMONn_RANGE_SEL = 1                             | -200  | -150  | -100  |      |
| 5.6b |                           |                                                                                     | VMONn_UV_THR = 0x1, VMONn_RANGE_SEL = 1                             | -225  | -175  | -125  |      |
| 5.6c |                           |                                                                                     | VMONn_UV_THR = 0x2, VMONn_RANGE_SEL = 1                             | -250  | -200  | -150  |      |
| 5.6d | V <sub>VMON_UV_TH2</sub>  | Undervoltage monitoring for VMONx pin input with                                    | VMONn_UV_THR = 0x3, VMONn_RANGE_SEL = 1                             | -300  | -250  | -200  | mV   |
| 5.6e |                           | extended range <sup>(1)</sup>                                                       | VMONn_UV_THR = 0x4, VMONn_RANGE_SEL = 1                             | -350  | -300  | -250  |      |
| 5.6f |                           |                                                                                     | VMONn_UV_THR = 0x5, VMONn_RANGE_SEL = 1                             | -400  | -350  | -300  |      |
| 5.6g |                           |                                                                                     | VMONn_UV_THR = 0x6, VMONn_RANGE_SEL = 1                             | -450  | -400  | -350  |      |
| 5.6h |                           |                                                                                     | VMONn_UV_THR = 0x7, VMONn_RANGE_SEL = 1                             | -550  | -500  | -450  |      |

Submit Document Feedback



### **6.8 Monitoring Functions (continued)**

| POS     |                                      | PARAMETER                                                      | TEST CONDITIONS                                                                                                                                    | MIN   | TYP   | MAX   | UNIT |
|---------|--------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| 5.6i    | V <sub>TH_RV(VMON)</sub>             | Threshold voltage for Residual Voltage Detection at VMONx pins |                                                                                                                                                    | 140   | 150   | 160   | mV   |
| Electri | cal Characteris                      | stics: VCCA INPUT                                              |                                                                                                                                                    |       |       |       |      |
| 5.7a    |                                      |                                                                | VCCA_OV_THR = 0x0                                                                                                                                  | 2%    | 3%    | 4%    |      |
| 5.7b    |                                      |                                                                | VCCA_OV_THR = 0x1                                                                                                                                  | 2.5%  | 3.5%  | 4.5%  |      |
| 5.7c    | -                                    |                                                                | VCCA_OV_THR = 0x2                                                                                                                                  | 3%    | 4%    | 5%    |      |
| 5.7d    | VCCA                                 | Overvoltage monitoring for                                     | VCCA_OV_THR = 0x3                                                                                                                                  | 4%    | 5%    | 6%    |      |
| 5.7e    | VCCA <sub>OV_TH</sub>                | VCCA input, programable threshold accuracy <sup>(2)</sup>      | VCCA_OV_THR = 0x4                                                                                                                                  | 5%    | 6%    | 7%    |      |
| 5.7f    |                                      |                                                                | VCCA_OV_THR = 0x5                                                                                                                                  | 6%    | 7%    | 8%    |      |
| 5.7g    |                                      |                                                                | VCCA_OV_THR = 0x6                                                                                                                                  | 7%    | 8%    | 9%    |      |
| 5.7h    |                                      |                                                                | VCCA_OV_THR = 0x7                                                                                                                                  | 9%    | 10%   | 11%   |      |
| 5.8a    |                                      |                                                                | VCCA_UV_THR = 0x0                                                                                                                                  | -4%   | -3%   | -2%   |      |
| 5.8b    |                                      |                                                                | VCCA_UV_THR = 0x1                                                                                                                                  | -4.5% | -3.5% | -2.5% |      |
| 5.8c    |                                      |                                                                | VCCA_UV_THR = 0x2                                                                                                                                  | -5%   | -4%   | -3%   |      |
| 5.8d    | VCCA                                 | Undervoltage monitoring for VCCA input, programable            | VCCA_UV_THR = 0x3                                                                                                                                  | -6%   | -5%   | -4%   |      |
| 5.8e    | VCCA <sub>UV_TH</sub>                | threshold accuracy <sup>(2)</sup>                              | VCCA_UV_THR = 0x4                                                                                                                                  | -7%   | -6%   | -5%   |      |
| 5.8f    |                                      |                                                                | VCCA_UV_THR = 0x5                                                                                                                                  | -8%   | -7%   | -6%   |      |
| 5.8g    |                                      |                                                                | VCCA_UV_THR = 0x6                                                                                                                                  | -9%   | -8%   | -7%   |      |
| 5.8h    |                                      |                                                                | VCCA_UV_THR = 0x7                                                                                                                                  | -11%  | -10%  | -9%   |      |
| Timing  | Requirements                         | 3                                                              |                                                                                                                                                    |       |       |       |      |
| 5.9a    | t <sub>delay_OV_UV</sub>             | BUCK and VMON OV/UV detection delay                            | Detection delay with 5mV ( $V_{in} \le 1$ V) or 0.5% ( $V_{in} > 1$ V) over/underdrive                                                             |       |       | 8     | μs   |
| 5.9b    | t <sub>delay_</sub> VCCA_OV<br>_UV   | VCCA OV/UV detection delay                                     | Detection delay with 30mV over/underdrive                                                                                                          |       |       | 8     | μs   |
| 5.10a   | t <sub>deglitch0_OV_UV</sub>         |                                                                | VMON_DEGLITCH_SEL is 0.5 µs: Digital deglitch time for detected signal                                                                             |       | 0.5   | 1     |      |
| 5.10b   | t <sub>deglitch1_OV_UV</sub>         | VCCA, BUCK and VMON<br>OV/UV signal deglitch time              | VMON_DEGLITCH_SEL is 4 μs: Digital deglitch time for detected signal                                                                               | 3.4   | 3.8   | 4.2   | μs   |
| 5.10c   | t <sub>deglitch2_OV_UV</sub>         |                                                                | VMON_DEGLITCH_SEL is 20 μs: Digital deglitch time for detected signal                                                                              | 18    | 20    | 22    |      |
| 5.11a   | t <sub>latency0_OV_UV</sub>          |                                                                | VMON_DEGLITCH_SEL is 0.5 $\mu$ s: Total delay from 5mV ( $V_{in} \le 1$ V) or 0.5% ( $V_{in} > 1$ V) over/ underdrive to interrupt or PFSM trigger |       |       | 9     |      |
| 5.11b   | t <sub>latency1_OV_UV</sub>          | BUCK and VMON OV/UV signal latency time                        | VMON_DEGLITCH_SEL is 4 $\mu$ s: Total delay from 5mV ( $V_{in} \le 1$ V) or 0.5% ( $V_{in} > 1$ V) over/underdrive to interrupt or PFSM trigger    |       |       | 13    | μs   |
| 5.11c   | t <sub>latency2_OV_UV</sub>          | VI<br>cy2 OV UV                                                | VMON_DEGLITCH_SEL is 20 $\mu$ s: Total delay from 5mV ( $V_{in} \le 1$ V) or 0.5% ( $V_{in} > 1$ V) over/ underdrive to interrupt or PFSM trigger  |       |       | 30    |      |
| 5.11d   | t <sub>latency0_VCCA_</sub>          |                                                                | VMON_DEGLITCH_SEL is 0.5 µs: Total delay from 30mV over/underdrive to interrupt or PFSM trigger                                                    |       |       | 9     |      |
| 5.11e   | t <sub>latency1_VCCA_</sub><br>OV_UV | VCCA OV/UV signal latency time                                 | VMON_DEGLITCH_SEL is 4 μs: Total delay from 30mV over/underdrive to interrupt or PFSM trigger                                                      |       |       | 13    | μs   |
| 5.11f   | t <sub>latency2_VCCA_</sub>          |                                                                | VMON_DEGLITCH_SEL is 20 µs: Total delay from 30mV over/underdrive to interrupt or PFSM trigger                                                     |       |       | 30    |      |



#### **6.8 Monitoring Functions (continued)**

Over operating free-air temperature range (unless otherwise noted). Voltage level refers to the AGNDx ground of the device.

| POS   |                                       | PARAMETER               | TEST CONDITIONS                               | MIN | TYP MA | XΙ | UNIT |
|-------|---------------------------------------|-------------------------|-----------------------------------------------|-----|--------|----|------|
| 5.12a | t <sub>deglitch_</sub> PGOOD<br>_rise | PGOOD signal additional | Input signal transition from invalid to valid | 9.5 | 10     | .5 | us   |
| 5.12b | t <sub>deglitch_</sub> PGOOD<br>_fall | deglitch time           | Input signal transition from valid to invalid |     | 0      |    | μο   |

<sup>(1)</sup> The default values of BUCKn\_OV\_THR, BUCKn\_UV\_THR, VMONn\_OV\_THR and VMONn\_UV\_THR registers come from the NVM memory, and can be re-programmed by software.

### 6.9 Clocks, Oscillators, and DPLL

Over operating free-air temperature range (unless otherwise noted).

| POS    |                               | PARAMETER                                                     | TEST CONDITIONS                                           | MIN  | TYP   | MAX | UNIT  |
|--------|-------------------------------|---------------------------------------------------------------|-----------------------------------------------------------|------|-------|-----|-------|
| Switch | ing Characteris               | tics: 20-MHz and 128-kHz RC C                                 | SCILLATOR CLOCK                                           |      |       |     |       |
| 6.2    |                               | 20 MHz RC Oscillator output frequency                         |                                                           | 19   | 20    | 21  | MHz   |
| 6.4    |                               | 128 kHz RC Oscillator output frequency                        |                                                           | 121  | 128   | 135 | kHz   |
| Switch | ing Characteris               | tics: DPLL, SYNCCLKIN, and S                                  | YNCCLKOUT                                                 |      |       |     |       |
| 6.6a   |                               |                                                               | EXT_CLK_FREQ = 0x0                                        |      | 1.1   |     |       |
| 6.6b   |                               | External input clock nominal                                  | EXT_CLK_FREQ = 0x1                                        |      | 2.2   |     | MHz   |
| 6.6c   |                               | frequency                                                     | EXT_CLK_FREQ = 0x2                                        |      | 4.4   |     | IVITZ |
| 6.6d   |                               |                                                               | EXT_CLK_FREQ = 0x3                                        |      | 8.8   |     |       |
| 6.7a   |                               | External input clock required                                 | SS_DEPTH = 0x0 (Spread-spectrum disabled)                 | -18% |       | 18% |       |
| 6.7b   |                               | accuracy from nominal                                         | SS_DEPTH = 0x1                                            | -10% |       | 10% |       |
| 6.7c   |                               | frequency                                                     | SS_DEPTH = 0x2                                            | -8%  |       | 8%  |       |
| 6.8a   |                               | Logic low time for SYNCCLKIN clock                            |                                                           | 40   |       |     | ns    |
| 6.8b   |                               | Logic high time for SYNCCLKIN clock                           |                                                           | 40   |       |     | ns    |
| 6.9a   |                               | External clock detection delay for missing clock detection    |                                                           |      |       | 1.8 | μs    |
| 6.10   |                               | Clock change delay (internal to external)                     | Delay from valid clock detection to use of external clock |      | 600   |     | μs    |
| 6.11a  |                               |                                                               | SYNCCLKOUT_FREQ_SEL = 0x1                                 |      | 1.1   |     |       |
| 6.11b  |                               | SYNCCLKOUT clock nominal frequency                            | SYNCCLKOUT_FREQ_SEL = 0x2                                 |      | 2.2   |     | MHz   |
| 6.11c  |                               |                                                               | SYNCCLKOUT_FREQ_SEL = 0x3                                 | ,    | 4.4   |     |       |
| 6.12   |                               | SYNCCLKOUT duty-cycle                                         | Cycle-to-cycle                                            | 40%  | 50%   | 60% | 1     |
| 6.13   |                               | SYNCCLKOUT output buffer external load                        | T <sub>J</sub> = 25°C                                     | 5    | 35    | 50  | pF    |
| 6.15a  |                               | Spread spectrum variation                                     | SS_DEPTH = 0x1                                            |      | ±6.3% |     |       |
| 6.15b  |                               | from nominal frequency                                        | SS_DEPTH = 0x2                                            |      | ±8.4% |     |       |
| Timing | Requirements                  | Clock Monitors                                                |                                                           |      |       |     |       |
| 6.17a  |                               | Clock Monitor Failure signal                                  | Failure on 20 MHz system clock                            |      |       | 10  | μs    |
| 6.17b  | t <sub>latency_CLKfail</sub>  | latency from detection                                        | Failure on 128 kHz monitoring clock                       |      |       | 40  | μs    |
| 6.18   | t <sub>latency_CLKdrift</sub> | Clock Monitor Drift signal latency from detection             |                                                           |      |       | 115 | μs    |
| 6.19   | f <sub>sysclk</sub>           | Internal system clock                                         |                                                           | 19   | 20    | 21  | MHz   |
| 6.20   | CLKdrift_TH                   | Threshold for internal system clock frequency drift detection |                                                           | -20% |       | 20% |       |

Product Folder Links: LP8764-Q1

<sup>(2)</sup> The default values of VCCA\_OV\_THR and VCCA\_UV\_THR registers come from the NVM memory, and can be re-programmed by software.



## 6.9 Clocks, Oscillators, and DPLL (continued)

Over operating free-air temperature range (unless otherwise noted).

| POS  |   | PARAMETER                                                                   | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------|---|-----------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| 6.21 | _ | Threshold for internal system clock stuck at high or stuck at low detection |                 |     |     | 10  | MHz  |

### 6.10 Thermal Monitoring and Shutdown

Over operating free-air temperature range (unless otherwise noted).

| POS     |                           | PARAMETER                                   | TEST CONDITIONS   | MIN | TYP | MAX | UNIT |
|---------|---------------------------|---------------------------------------------|-------------------|-----|-----|-----|------|
| Electri | ical Characteris          | stics                                       |                   |     |     |     |      |
| 7.1a    | T <sub>WARN_0</sub>       | Thermal warning threshold (no               | TWARN_LEVEL = 0   | 120 | 130 | 140 | °C   |
| 7.1b    | T <sub>WARN_1</sub>       | hysteresis)                                 | TWARN_LEVEL = 1   | 130 | 140 | 150 | C    |
| 7.2a    | T <sub>SD_orderly_0</sub> | Thermal orderly shutdown                    | TSD_ORD_LEVEL = 0 | 130 | 140 | 150 | °C   |
| 7.2b    | T <sub>SD_orderly_1</sub> | rising threshold                            | TSD_ORD_LEVEL = 1 | 135 | 145 | 155 | C    |
| 7.2c    |                           | Thermal orderly shutdown                    | TSD_ORD_LEVEL = 0 |     | 10  |     | °C   |
| 7.2d    |                           | hysteresis                                  | TSD_ORD_LEVEL = 1 |     | 5   |     | C    |
| 7.3a    | T <sub>SD_imm</sub>       | Thermal immediate shutdown rising threshold |                   | 140 | 150 | 160 | °C   |
| 7.3b    |                           | Thermal immediate shutdown hysteresis       |                   |     | 5   |     | °C   |
| Timing  | Requirements              | <b>S</b>                                    |                   |     |     | '   |      |
| 7.4     | t <sub>latency_TSD</sub>  | TSD signal latency from detection           |                   |     |     | 425 | μs   |

# **6.11 System Control Thresholds**

| POS     |                              | PARAMETER                                                                                               | TEST CONDITIONS                 | MIN | TYP  | MAX  | UNIT |
|---------|------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------|-----|------|------|------|
| Electri | cal Characterist             | ics                                                                                                     |                                 |     |      | -    |      |
| 8.1a    | V <sub>POR_Falling</sub>     | VCCA UVLO/POR falling threshold                                                                         | Measured on VCCA pin, trimmed   | 2.7 | 2.75 | 2.8  | V    |
| 8.1b    | V <sub>POR_Rising</sub>      | VCCA UVLO/POR rising threshold                                                                          | Measured on VCCA pin, untrimmed | 2.7 |      | 3    | V    |
| 8.1c    | V <sub>POR_Hyst</sub>        | VCCA UVLO/POR hysteresis                                                                                |                                 |     | 100  |      | mV   |
| 8.2a    | V <sub>OVP_Rising</sub>      | VCCA OVP rising threshold                                                                               | Measured on VCCA pin, trimmed   | 5.6 | 5.7  | 5.8  | V    |
| 8.2b    | V <sub>OVP_Hyst</sub>        | VCCA OVP hysteresis                                                                                     |                                 |     | 50   |      | mV   |
| Timing  | Requirements                 |                                                                                                         |                                 |     |      |      |      |
| 8.3     | t <sub>latency_VCCAOV</sub>  | VCCA_OVP signal latency from detection                                                                  |                                 |     |      | 15   | μs   |
| 8.6     | t <sub>latency_VCCAUVL</sub> | VCCA_UVLO signal latency from detection                                                                 |                                 |     |      | 10   | μs   |
| 8.8     | t <sub>latency_VINT</sub>    | LDOVINT OVP and UVLO signal latency from detection                                                      | With 25-mV over/underdrive      |     |      | 12   | μs   |
| 8.12a   | t <sub>INIT_REF_CLK_L</sub>  | Device initialization time to<br>start up references, LDOVINT<br>and EEPROM LDO                         | From NO SUPPLY state            |     |      | 2.2  | ms   |
| 8.12b   | t <sub>INIT_LDO</sub>        | Device initialization time to start up references and EEPROM LDO                                        | From LP_STANDBY state           |     |      | 0.95 | ms   |
| 8.13    | t <sub>INIT_NVM_ANAL</sub>   | Device initialization time to load default values for NVM programmable registers and use trimmed values |                                 |     |      | 0.6  | ms   |
| 8.11    | t <sub>LBISTrun</sub>        | Run time for LBIST                                                                                      | FAST_BIST=0                     |     |      | 1.4  | ms   |



#### 6.11 System Control Thresholds (continued)

Over operating free-air temperature range (unless otherwise noted). Voltage level refers to the AGNDx ground of the device.

| POS  |                       | PARAMETER          | TEST CONDITIONS                   | MIN | TYP | MAX  | UNIT |
|------|-----------------------|--------------------|-----------------------------------|-----|-----|------|------|
| 8.10 | t <sub>ABISTrun</sub> | Run time for ABIST | Stand-alone device <sup>(1)</sup> |     |     | 0.25 | ms   |

<sup>(1)</sup> SPMI BIST is part of ABIST and can increase the time for devices in multi-PMIC platforms.

#### **6.12 Current Consumption**

Over operating free-air temperature range (unless otherwise noted).

| POS     |                             | PARAMETER                   | TEST CONDITIONS                                                                                                                                                                                                                 | MIN | TYP | MAX | UNIT |
|---------|-----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Electri | ical Characterist           | ics                         |                                                                                                                                                                                                                                 |     |     |     |      |
| 9.2a    | I <sub>STANDBY_3V3</sub>    | Ctondby owner consumption   | From VCCA and PVIN_Bx pins. VCCA OV/UV monitoring disabled. VCCA = PVIN_Bx = 3.3 V. VIO = 0V. T <sub>J</sub> = 25°C                                                                                                             |     | 34  |     |      |
| 9.2b    | I <sub>STANDBY_5V0</sub>    | Standby current consumption | From VCCA and PVIN_Bx pins. VCCA OV/UV monitoring disabled. VCCA = PVIN_Bx = 5.0 V. VIO = 0V. T <sub>J</sub> = 25°C                                                                                                             |     | 36  |     | μA   |
| 9.3a    | I <sub>SLEEP_3V3</sub>      | Sleep current consumption   | From VCCA and PVIN_Bx pins. One buck regulator enabled in PFM/PWM mode. Buck and VCCA OV/UV monitoring enabled. VCCA = PVIN_Bx = VIO = 3.3 V. T <sub>J</sub> = 25°C                                                             |     | 310 |     | μΑ   |
| 9.3b    | I <sub>SLEEP_5V0</sub>      | Sleep current consumption   | From VCCA and PVIN_Bx pins. One buck regulator enabled in PFM/PWM mode. Buck and VCCA OV/UV monitoring enabled. VCCA = PVIN_Bx = 5.0 V. VIO = 3.3V. T <sub>J</sub> = 25°C                                                       |     | 315 |     | μΑ   |
| 9.4a    | I <sub>ACTIVE_3V3_4M4</sub> | Active current consumption  | From VCCA and PVIN_Bx pins. VCCA = PVIN_Bx = VIO = 3.3 V. Fsw = 4.4 MHz. All buck regulators are enabled in forced PWM mode with no load. All buck and VCCA OV/UV monitoring enabled. T <sub>J</sub> = 25°C                     |     | 82  |     | mA   |
| 9.4b    | I <sub>ACTIVE_5V0_4M4</sub> | during PWM operation        | From VCCA and PVIN_Bx pins. VCCA = PVIN_Bx = 5.0 V. VIO = 3.3V. Fsw = 4.4 MHz. All buck regulators are enabled in forced PWM mode with no load. All buck and VCCA OV/UV monitoring enabled. T <sub>J</sub> = 25°C               |     | 110 |     | IIIA |
| 9.4c    | I <sub>ACTIVE_3V3_2M2</sub> | Active current consumption  | From VCCA and PVIN_Bx pins. VCCA = PVIN_Bx = VIO = 3.3 V. Fsw = 2.2 MHz. 4-phase configuration. Buck regulator is enabled in forced PWM mode with no load. Buck and VCCA OV/UV monitoring enabled. T <sub>J</sub> = 25°C        |     | 15  |     | mA   |
| 9.4d    | I <sub>ACTIVE_5V0_2M2</sub> | during PWM operation        | From VCCA and PVIN_Bx pins. VCCA = PVIN_Bx = 5.0 V. VIO = 3.3 V. Fsw = 2.2 MHz. 4-phase configuration. Buck regulator is enabled in forced PWM mode with no load. Buck and VCCA OV/UV monitoring enabled. T <sub>J</sub> = 25°C |     | 19  |     | IIIA |

#### 6.13 Digital Input Signal Parameters

Over operating free-air temperature range, VIO refers to the VIO pin, VCCA refers to the VCCA pin (unless otherwise noted).

| POS     |                           | PARAMETER                            | TEST CONDITIONS                             | MIN  | TYP | MAX  | UNIT |
|---------|---------------------------|--------------------------------------|---------------------------------------------|------|-----|------|------|
| Electri | cal Characterist          | tics: All Digital Input Signals in   | GPIOx, SCL_I2C1, SDA_I2C1, SCK_SPI, SDI_SPI |      |     |      |      |
| 10.1    | V <sub>IL</sub>           | Low-level input voltage              |                                             |      |     | 0.54 | V    |
| 10.2    | V <sub>IH</sub>           | High-level input voltage             |                                             | 1.26 |     |      | V    |
| 10.3    |                           | Hysteresis                           |                                             | 150  |     |      | mV   |
| Timing  | Requirements:             | ENABLE                               |                                             |      |     |      |      |
| 10.4    | t <sub>degl_ENABLE</sub>  | ENABLE signal deglitch time          | GPIOx_DEGLITCH_EN = 1                       | 6    | 8   | 10   | μs   |
| 10.5    | t <sub>degl_nSLEEPx</sub> | nSLEEPx signal deglitch time         |                                             | 6    | 8   | 10   | μs   |
| Timing  | Requirements:             | GPIOx                                |                                             |      |     |      |      |
| 10.6    | t <sub>degl_ESMx</sub>    | nERR signal deglitch time            |                                             | 13   | 15  | 17   | μs   |
| 10.7    | t <sub>WD_pulse</sub>     | TRIG_WDOG input signal deglitch time |                                             | 24   | 30  | 36   | μs   |
| 10.8    | t <sub>degl_GPlx</sub>    | GPIx, WKUPx signal deglitch time     | GPIOx_DEGLITCH_EN = 1                       | 6    | 8   | 10   | μs   |

Product Folder Links: LP8764-Q1



Over operating free-air temperature range, VIO refers to the VIO pin, VCCA refers to the VCCA pin (unless otherwise noted).

|      |                         |                                 | <u> </u> |                       |     | `   |     |      |
|------|-------------------------|---------------------------------|----------|-----------------------|-----|-----|-----|------|
| POS  |                         | PARAMETER                       |          | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
| 10.9 | t <sub>no_degl_PW</sub> | Minimum pulse width for 0 WKUPx | GPIx,    | GPIOx_DEGLITCH_EN = 0 | 200 |     |     | ns   |

### 6.14 Digital Output Signal Parameters

Over operating free-air temperature range, VIO refers to the VIO pin, VLDO refers to the LDO\_VOUT pin, VCCA refers to the VCCA pin (unless otherwise noted).

| POS     |                            | PARAMETER                                              | TEST CONDITIONS                                                                       | MIN             | TYP MAX             | UNIT |
|---------|----------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------|---------------------|------|
| Electri | ical Characteris           | tics: nINT, SDA_I2Cx                                   |                                                                                       | 1               |                     |      |
| 11.1    | V <sub>OL_20mA</sub>       | Low-level output voltage                               | I <sub>OL</sub> = 20 mA                                                               | 0               | 0.4                 | V    |
|         |                            |                                                        | GPIO1), nRSTOUT_SOC(GPIO1), SDO_SPI, nRSTOUT<br>n GPIO1, GPIO3, GPIO5 and GPIO10 pins | SOC(GPIO5), S   | SYNCCLKOUT(GPIO     | 5),  |
| 11.2    | V <sub>OL_20mA</sub>       | Low-level output voltage, push-<br>pull and open-drain | I <sub>OL</sub> = 20 mA                                                               | 0               | 0.4                 | V    |
| 11.3    | V <sub>OH(VIO)</sub>       | High-level output voltage, push-pull                   | I <sub>OH</sub> = 3 mA                                                                | VIO – 0.4       | VIO                 | ٧    |
| Electri | ical Characteris           | tics: PGOOD(GPIO6), SYNCCLI                            | (OUT(GPIO6) and GPIO Output Signals through GPIO                                      | 2, GPIO6 pins   |                     |      |
| 11.4    | V <sub>OL_3mA</sub>        | Low-level output voltage, push-<br>pull and open-drain | I <sub>OL</sub> = 3 mA                                                                | 0               | 0.4                 | ٧    |
| 11.5    | V <sub>OH(VIO)</sub>       | High-level output voltage, push-pull                   | I <sub>OH</sub> = 3 mA                                                                | VIO – 0.4       | VIO                 | ٧    |
| Electri | ical Characteris           | tics: SCLK_SPMI(GPIO8), SDAT                           | A_SPMI(GPIO9), PGOOD(GPIO9) and GPIO Output Si                                        | gnals through ( | GPIO8 and GPIO9 pir | ns   |
| 11.6    | V <sub>OL_20mA</sub>       | Low-level output voltage, push-<br>pull and open-drain | I <sub>OL</sub> = 20 mA                                                               | 0               | 0.4                 | ٧    |
| 11.7    | V <sub>OH(VINT)</sub>      | High-level output voltage, push-pull                   | I <sub>OH</sub> = 3 mA                                                                | 1.4             | VLDO                | ٧    |
| Electri | ical Characteris           | tics: GPIO Output Signals throu                        | igh GPIO4 and GPIO7 pins                                                              |                 |                     |      |
| 11.8    | V <sub>OL_3mA</sub>        | Low-level output voltage, push-<br>pull                | I <sub>OL</sub> = 3 mA                                                                | 0               | 0.4                 | ٧    |
| 11.9    | V <sub>OH(VINT)</sub>      | High-level output voltage, push-pull                   | I <sub>OH</sub> = 3 mA                                                                | 1.4             | VLDO                | ٧    |
| 11.9b   | V <sub>OH(VCCA)</sub>      | High-level output voltage, push-pull                   | EN_DRV pin, 10 kΩ internal pull-up, 3.135 V < $V_{VIO} \le V_{VCCA}$ no load          | VCCA -<br>0.4   | VCCA                | ٧    |
| Timing  | g Requirements             | ;                                                      |                                                                                       |                 |                     |      |
| 11.10   | t <sub>gate_readback</sub> | Gating time for readback monitor                       | Signal level change or GPIO selection (GPIOn_SEL)                                     | 8.3             | 10.3                | μs   |

#### 6.15 I/O Pullup and Pulldown Resistance

Over operating free-air temperature range, VIO refers to the VIO\_IN pin, VCCA refers to the VCCA pin (unless otherwise noted).

| HOLEU                      | neu).                        |                                |                                                                                  |     |     |     |      |  |  |  |
|----------------------------|------------------------------|--------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|
| POS                        | PARAMETER                    |                                | TEST CONDITIONS                                                                  | MIN | TYP | MAX | UNIT |  |  |  |
| Electrical Characteristics |                              |                                |                                                                                  |     |     |     |      |  |  |  |
| 12.2                       | R <sub>PU_GPIO</sub>         | IO signals pullup resistance   | GPIO4, GPIO7, GPIO8 and GPIO9 pins with internal pullup to VOUT_LDO              | 280 | 400 | 520 | kΩ   |  |  |  |
| 12.3                       | R <sub>PU_GPIO</sub>         | IO signals pullup resistance   | GPIO1, GPIO2, GPIO3, GPIO5, GPIO6 and GPIO10 pins with internal pullup to VIO    | 280 | 400 | 520 | kΩ   |  |  |  |
| 12.4                       | R <sub>PD_GPIO</sub>         | IO signals pulldown resistance | GPIO1 - 10 pins with internal pulldown to ground                                 | 280 | 400 | 520 | kΩ   |  |  |  |
| 12.5                       | R <sub>PU_NRSTOUT</sub>      | nRSTOUT pullup resistance      | Internal pullup to VIO supply when output driven high in push-pull configuration | 8   | 10  | 12  | kΩ   |  |  |  |
| 12.6                       | R <sub>PU_NRSTOUT_</sub> soc | nRSTOUT_SOC pullup resistance  | Internal pullup to VIO supply when output driven high in push-pull configuration | 8   | 10  | 12  | kΩ   |  |  |  |
| 12.7                       | R <sub>PU_EN_DRV</sub>       | EN_DRV pullup resistance       | Internal pullup to VCCA supply when output driven high                           | 8   | 10  | 12  | kΩ   |  |  |  |



# 6.16 I<sup>2</sup>C Interface

Over operating free-air temperature range (unless otherwise noted). Device supports standard mode (100 kHz), fast mode (400 kHz), and fast mode+ (1 MHz) when VIO is 3.3 V or 1.8 V, and high-speed mode (3.4 MHz) only when VIO is 1.8 V.

| POS     |                     | PARAMETER                                | TEST CONDITIONS                          | MIN  | TYP | MAX  | UNIT |
|---------|---------------------|------------------------------------------|------------------------------------------|------|-----|------|------|
| Electri | cal Characte        | ristics                                  |                                          |      |     |      |      |
| 13.1    | Св                  | Capacitive load for SDA and SCL          |                                          |      |     | 400  | pF   |
| Γiming  | Requireme           | nts                                      |                                          |      |     |      |      |
| 13.2a   |                     |                                          | Standard mode                            |      |     | 100  | l/U= |
| 3.2b    |                     |                                          | Fast mode                                |      |     | 400  | kHz  |
| 3.2c    | $f_{SCL}$           | Serial clock frequency                   | Fast mode+                               |      |     | 1    |      |
| 3.2d    |                     |                                          | High-speed mode, C <sub>b</sub> = 100 pF |      |     | 3.4  | MHz  |
| 3.2e    |                     |                                          | High-speed mode, C <sub>b</sub> = 400 pF |      |     | 1.7  |      |
| 3.3a    |                     |                                          | Standard mode                            | 4.7  |     |      |      |
| 3.3b    |                     |                                          | Fast mode                                | 1.3  |     |      | μs   |
| 3.3c    | t <sub>LOW</sub>    | SCL low time                             | Fast mode+                               | 0.5  |     |      |      |
| 3.3d    |                     |                                          | High-speed mode, C <sub>b</sub> = 100 pF | 160  |     |      |      |
| 3.3e    |                     |                                          | High-speed mode, C <sub>b</sub> = 400 pF | 320  |     |      | ns   |
| 3.4a    |                     |                                          | Standard mode                            | 4    |     |      |      |
| 3.4b    |                     |                                          | Fast mode                                | 0.6  |     |      | μs   |
| 3.4c    | t <sub>HIGH</sub>   |                                          | Fast mode+                               | 0.26 |     |      |      |
| 3.4d    |                     |                                          | High-speed mode, C <sub>b</sub> = 100 pF | 60   |     |      |      |
| 3.4e    |                     |                                          | High-speed mode, C <sub>b</sub> = 400 pF | 120  |     |      | ns   |
| 3.5a    |                     |                                          | Standard mode                            | 250  |     |      |      |
| 3.5b    | 1.                  |                                          | Fast mode                                | 100  |     |      |      |
| 3.5c    | t <sub>SU;DAT</sub> | Data setup time                          | Fast mode+                               | 50   |     |      | ns   |
| 3.5d    |                     |                                          | High-speed mode                          | 10   |     |      |      |
| 3.6a    |                     |                                          | Standard mode                            | 10   |     | 3450 |      |
| 3.6b    |                     |                                          | Fast mode                                | 10   |     | 900  | ns   |
| 3.6c    | t <sub>HD;DAT</sub> | Data hold time                           | Fast mode+                               | 10   |     |      |      |
| 3.6d    | 1                   |                                          | High-speed mode, C <sub>b</sub> = 100 pF | 10   |     | 70   |      |
| 3.6e    |                     |                                          | High-speed mode, C <sub>b</sub> = 400 pF | 10   |     | 150  | ns   |
| 3.7a    |                     |                                          | Standard mode                            | 4.7  |     |      |      |
| 3.7b    |                     | Setup time for a start                   | Fast mode                                | 0.6  |     |      | μs   |
| 3.7c    | t <sub>SU;STA</sub> | or a REPEATED START condition            | Fast mode+                               | 0.26 |     |      |      |
| 3.7d    |                     |                                          | High-speed mode                          | 160  |     |      | ns   |
| 3.8a    |                     |                                          | Standard mode                            | 4    |     |      |      |
| 3.8b    |                     | Hold time for a start or                 | Fast mode                                | 0.6  |     |      | μs   |
| 3.8c    | t <sub>HD;STA</sub> | a REPEATED START condition               | Fast mode+                               | 0.26 |     |      |      |
| 3.8d    |                     | Condition                                | High-speed mode                          | 160  |     |      | ns   |
| 3.9a    |                     | D ( " ) (                                | Standard mode                            | 4.7  |     |      |      |
| 3.9b    | t <sub>BUF</sub>    | Bus free time between a STOP and START   |                                          |      | μs  |      |      |
| 3.9c    | - 55.               | condition                                | Fast mode+                               | 0.5  |     |      | •    |
| 3.10a   |                     |                                          | Standard mode                            | 4    |     |      |      |
| 3.10b   |                     | Setup time for a STOP                    | Fast mode                                | 0.6  |     |      | μs   |
| 3.10c   | t <sub>SU;STO</sub> | condition                                | Fast mode+                               | 0.26 |     |      | •    |
| 3.10d   |                     |                                          | High-speed mode                          | 160  |     |      | ns   |
| 3.11a   |                     |                                          | Standard mode                            |      |     | 1000 |      |
| 3.11b   | 1                   |                                          | Fast mode                                | 20   |     | 300  |      |
| 3.11c   | tros                | Rise time of SDA signal                  | Fast mode+                               |      |     | 120  | ns   |
| 3.11d   | - TUA               | S. S. S. Volgilai                        | High-speed mode, C <sub>b</sub> = 100 pF | 10   |     | 80   |      |
| J u     | <b>⊣</b>            | High-speed mode, C <sub>b</sub> = 400 pF | 20                                       |      | 160 |      |      |



### 6.16 I<sup>2</sup>C Interface (continued)

Over operating free-air temperature range (unless otherwise noted). Device supports standard mode (100 kHz), fast mode (400 kHz), and fast mode+ (1 MHz) when VIO is 3.3 V or 1.8 V, and high-speed mode (3.4 MHz) only when VIO is 1.8 V.

| POS    |                   | PARAMETER                                                                                      | TEST CONDITIONS                          | MIN                                      | TYP MAX | UNIT |  |
|--------|-------------------|------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------------|---------|------|--|
| 13.12a | 2a                | Standard mode                                                                                  |                                          | 300                                      |         |      |  |
| 13.12b |                   |                                                                                                | Fast mode                                | 6.5                                      | 300     |      |  |
| 13.12c | t <sub>fDA</sub>  | Fall time of SDA signal                                                                        | Fast mode+                               | 6.5                                      | 120     | ns   |  |
| 13.12d |                   |                                                                                                | High-speed mode, C <sub>b</sub> = 100 pF | 10                                       | 80      |      |  |
| 13.12e |                   |                                                                                                | High-speed mode, C <sub>b</sub> = 400 pF | 13                                       | 160     |      |  |
| 13.13a |                   |                                                                                                | Standard mode                            |                                          | 1000    |      |  |
| 13.13b |                   |                                                                                                | Fast mode                                | 20                                       | 300     |      |  |
| 13.13c | t <sub>rCL</sub>  | Rise time of SCL signal                                                                        | Fast mode+                               |                                          | 120     | ns   |  |
| 13.13d |                   |                                                                                                | High-speed mode, C <sub>b</sub> = 100 pF | 10                                       | 40      |      |  |
| 13.13e |                   |                                                                                                | High-speed mode, C <sub>b</sub> = 400 pF | 20                                       | 80      |      |  |
| 13.14a |                   | Rise time of SCL signal<br>after a repeated start<br>condition and after an<br>acknowledge bit |                                          | High-speed mode, C <sub>b</sub> = 100 pF | 10      | 80   |  |
| 13.14b | t <sub>rCL1</sub> |                                                                                                | High-speed mode, C <sub>b</sub> = 400 pF | 20                                       | 160     | ns   |  |
| 13.15a |                   |                                                                                                | Standard mode                            |                                          | 300     |      |  |
| 13.15b |                   |                                                                                                | Fast mode                                | 6.5                                      | 300     |      |  |
| 13.15c | t <sub>fCL</sub>  | Fall time of SCL signal                                                                        | Fast mode+                               | 6.5                                      | 120     | ns   |  |
| 13.15d |                   |                                                                                                | High-speed mode, C <sub>b</sub> = 100 pF | 10                                       | 40      |      |  |
| 13.15e |                   |                                                                                                | High-speed mode, C <sub>b</sub> = 400 pF | 20                                       | 80      |      |  |
| 13.16a |                   | suppressed (SCL and SDA spikes that are less                                                   | Standard mode, fast mode, and fast mode+ |                                          | 50      |      |  |
| 13.16b | t <sub>SP</sub>   |                                                                                                | High-speed mode, C <sub>b</sub> = 400 pf |                                          | 10      | ns   |  |

### 6.17 Serial Peripheral Interface (SPI)

These specifications are ensured by design,  $V_{VIO} = 1.8 \text{ V}$  or 3.3 V(unless otherwise noted).

| POS                        |           | PARAMETERS                               | TEST CONDITIONS          | MIN | NOM | MAX | UNIT |  |  |  |
|----------------------------|-----------|------------------------------------------|--------------------------|-----|-----|-----|------|--|--|--|
| Electrical Characteristics |           |                                          |                          |     |     |     |      |  |  |  |
| 15.1                       |           | Capacitive load on pin SDO               |                          |     |     | 30  | pF   |  |  |  |
| Timin                      | g Require | ements                                   |                          |     |     | '   |      |  |  |  |
| 15.2                       | 1         | Cycle time                               |                          | 200 |     |     | ns   |  |  |  |
| 15.3                       | 2         | Enable lead time                         |                          | 150 |     |     | ns   |  |  |  |
| 15.4                       | 3         | Enable lag time                          |                          | 150 |     |     | ns   |  |  |  |
| 15.5                       | 4         | Clock low time                           |                          | 60  |     |     | ns   |  |  |  |
| 15.6                       | 5         | Clock high time                          |                          | 60  |     |     | ns   |  |  |  |
| 15.7                       | 6         | Data setup time                          |                          | 15  |     |     | ns   |  |  |  |
| 15.8                       | 7         | Data hold time                           |                          | 15  |     |     | ns   |  |  |  |
| 15.9                       | 8         | Output data valid after SCLK falling     |                          | 4   |     |     | ns   |  |  |  |
| 15.1<br>0a                 | 9         | New output data valid after SCLK falling | V <sub>VIO</sub> = 1.8 V |     |     | 60  | ns   |  |  |  |
| 15.1<br>0b                 | 9         | New output data valid after SOLK failing | V <sub>VIO</sub> = 3.3 V |     |     | 60  | 115  |  |  |  |
| 15.1<br>1                  | 10        | Disable time                             |                          |     |     | 30  | ns   |  |  |  |
| 15.1<br>2                  | 11        | CS inactive time                         |                          | 100 |     |     | ns   |  |  |  |



Figure 7-1. I<sup>2</sup>C Timing



Figure 7-2. SPI Timing



### 7 Typical Characteristics

Unless otherwise specified:  $T_A$  = 25°C,  $V_{IN}$  = 3.3 V,  $V_{OUT}$  = 1 V.





# 7 Typical Characteristics (continued)

Unless otherwise specified: T<sub>A</sub> = 25°C, V<sub>IN</sub> = 3.3 V, V<sub>OUT</sub> = 1 V.





### 8 Detailed Description

#### 8.1 Overview

The LP8764-Q1 device is a power-management integrated circuit (PMIC), available in a 32-pin, 0.5-mm pitch, 5.5-mm × 5-mm QFN HotRod package. The device is designed for powering embedded systems or system on chip (SoC) in Automotive or Industrial applications. The device provides four configurable buck converter rails, with ability to combine outputs in multi-phase mode. All converters can support up to 5-A per phase resulting up to 20-A in four-phase configuration, 15-A in 3-phase configuration, and 10-A in dual-phase configuration. All buck converters have the capability to sink up to 1 A, and support dynamic voltage scaling. Double buffered voltage scaling registers enable each BUCK to transition to a different voltages during operation by SPI, I<sup>2</sup>C or state transition. A DPLL enables the BUCK converters to synchronizing to an external clock input, with phase delays between the output rails.

Two I<sup>2</sup>C interface channels or one SPI channel can be used to configure the power rails and the power state of the LP8764-Q1 device. I<sup>2</sup>C channel 1 (I2C1) is the main channel with access to the registers that control the configurable power sequencer, the states and the outputs of power rails, and the device operating states. I<sup>2</sup>C channel 2 (I2C2), which is available through GPIO2 and GPIO3 pins, is dedicated for accessing the Q&A Watchdog communication registers. When the SPI is configured instead of the two I<sup>2</sup>C interfaces, the SPI can access all of the registers, including the Q&A Watchdog registers. An NVM option is available to enable I2C1 to access all of the registers as well, including the Q&A Watchdog registers.

The LP8764-Q1 device includes an internal RC oscillator to sequence all resources during power up and power down. An internal LDO (LDOVINT) generates the supply for the entire digital circuitry of the device as soon as the external input supply is available through the VCCA input.

LP8764-Q1 device has ten GPIOs each with multiple functions and configurable features. All of the GPIOs, when configured as a general purpose output pin, can be included in the power-up and power-down sequence and used as enable signals for external resources. In addition, each GPIO can be configured as a wake-up input or a sleep mode trigger. The default configuration of the GPIO port comes from the NVM memory, and can be re-configured by software if the external connection permits.

The LP8764-Q1 device includes a Q&A watchdog to monitor software lockup, and a system error monitoring input (nERR\_MCU) with fault injection option to monitor the lock-step signal of the attached MCU. The device includes protection and diagnostic mechanisms such as short-circuit protection, thermal monitoring and shutdown. The PMIC can notify the processor of these events through the interrupt signal, allowing the processor to take action in response.

An SPMI interface is included in the LP8764-Q1 device to distribute power state information to at most five satellite PMICs, thus enabling synchronous power state transition across multiple PMICs in the application system. This feature allows the consolidation of IO control signals from up to six PMICs powering the system into one primary LP8764-Q1 PMIC.



#### 8.2 Functional Block Diagram



Figure 8-1. LP8764-Q1 Functional Block Diagram

### 8.3 Input Voltage Monitor

The comparator module that monitors the voltage on the VCCA pins controls the power state machine of the LP8764-Q1 device. The Figure 8-2 shows a block diagram of the VCCA input voltage monitoring. VCCA voltage detection outputs determine the power states of the device as following:

**VCCA\_UVLO** When the voltage on the VCCA pin rises above VCCA\_UVLO during initial power up, the LP8764-Q1 device transitions from the NO SUPPLY state to the INIT state.

When the supply at the VCCA pin falls below the VCCA\_UVLO threshold, the device returns to the NO SUPPLY state and is completely shut down.

VCCA\_OVP While the LP8764-Q1 device is in operation, if the voltage on VCCA pin rises above the VCCA\_OVP threshold, the device clears the ENABLE\_DRV bit and start the immediate shutdown sequence using pull-down resistors at the buck regulator outputs to protect itself from over-voltage input condition.

When VCCA is expected to be 5 V or 3.3 V, a separate voltage comparator can be enabled to monitor whether or not the VCCA voltage is within the expected range. Please refer to for additional detail on the operation of the VCCA OV/UV monitor function.



Figure 8-2. VCCA Monitor



#### 8.4 Device State Machine

The LP8764-Q1 device integrates a finite state machine (FSM) engine that manages the state of the device during operating state transitions. The device supports NVM-configurable mission states with configurable input triggers for transitions between states. Any resources, including the 4 BUCK regulators, the VMONx voltage monitors and all of the digital IO pins including the 10 GPIO pins on the device can be controlled during power sequencing. When a resource is not controlled or configured through a power sequence, the resource is left in the default state as pre-configured by the NVM.

Each resource can be pre-configured through the NVM configuration, or re-configured through register bits. Therefore, the user can statically control the resource through the control interfaces (I<sup>2</sup>C or SPI), or the FSM can automatically control the resource during state sequences.

The FSM is powered by an internal LDO that is automatically enabled when VCCA supply is available to the device. Ensuring that the VCCA supply is the first supply available to the device is important to ensure proper operation of all the power resources as well as the control interface and device IOs.

There are 3 parts of the FSM that control the operational modes of the LP8764-Q1 device:

- Fixed Device Power Finite State Machine (FFSM)
- Pre-configurable Finite State Machine (PFSM) for Mission States (ACTIVE, MCU\_ONLY, S2R, DEEP\_SLEEP)
- · Error Handling Operations

The PFSM provides configurable rail and voltage monitoring sequencing utilizing instructions in configuration memory. This flexibility enables customers to alter power-up sequences on a platform basis. The FFSM handles the majority of fixed functionality that is internally mandated and common to all platforms.

### 8.4.1 Fixed Device Power FSM

The Fixed Device Power portion of the FSM engine manages the power up of the device before the power rails are fully enabled and ready to power external loadings, and the power down of the device when in the event of insufficient power supply or device or system error conditions. While the device is in one of the Hardware Device Powers states, the ENABLE\_DRV bit remains low.

The definitions and transition triggers of the Device Power States are fixed and cannot be reconfigured.

Following are the definitions of the Device Power states:

#### **NO SUPPLY**

The device is not powered by a valid energy source on the system power rail. The device is completely powered off.

### LP STANDBY

The device can enter this state from a mission state after receiving a valid OFF request by ENABLE pin or I2C trigger and the LP\_STANDBY\_SEL = 1. The internal LDO (LDOVINT) is enabled and VCCA monitoring is disabled to minimize power dissipation. As the accurate VCCA monitoring is disabled, the VCCA voltage must be above 1.7 V during LP\_STANDBY state, or stay below 1.7 V for minimum 20 ms to ensure that the digital is reset correctly. If this requirement for VCCA cannot be met, STANDBY state must be used instead of LP\_STANDBY. The wake-up from LP\_STANDBY state can be initiated by active edge on ENABLE signal or by WKUPx pins.

### INIT

The device is powered by a valid supply on the system power rail (VCCA ≥ VCCA\_UV). If the device was previously in LP\_STANDBY state, it has received an external wake-up signal at the WKUP1/2 pins, or an On Request from the ENABLE pin. Device digital and monitor circuits are powered up. The PMIC reads its internal NVM memory in this state and configures default values to registers, IO configuration and FSM accordingly.

### **BOOT BIST**

The device is running the built-in self-test routine that includes both the LBIST and the ABIST/CRC. An option is available to shorten the device power up time from the NO\_SUPPLY state by setting the NVM bit FAST\_BOOT\_BIST = '1' to skip the LBIST. Software can also set the FAST\_BIST = '1' to skip LBIST after the device wakes up from the LP STANDBY state. When the device arrives at this state from the SAFE RECOVERY state, LBIST is automatically

skipped if it has not previously failed. If LBIST failed, but passed after multiple re-tries before exceeding the recovery counter limit, the device powers up normally. The following NVM bits are additional options that can be set to disable parts of the ABIST/CRC tests if further sequence time reduction is required:

- REG CRC EN = '0': disables the register map and SRAM CRC check
- VMON ABIST EN = '0': disables the ABIST for the VMON OV/UV function

#### Note

Note: the BIST tests are executed as parallel processes, and the longest process determines the total BIST duration

RUNTIME BIST A request was received from the MCU to exercise a run-time built-in self-test (RUNTIME\_BIST) on the device. No rails are modified and all external signals, including all I<sup>2</sup>C or SPI interface communications, are ignored during BIST. If the device passed BIST, it resumes the previous operation. If the device failed BIST, it shuts down all of the regulator outputs and proceed to the SAFE RECOVERY state. In order to avoid a register CRC error, all register writes must be avoided after the request for the BIST operation until the device pulls the nINT pin low to indicate the completion of BIST. The results of the BIST are indicated by the BIST\_PASS\_INT or the BIST\_FAIL\_INT bits.



# SAFE RECOVERY

The device meets the qualified error condition for immediate or ordered shutdown request. If the error is recovered within the recovery time interval or meets the restart condition, the device increments the recovery counter, and returns to INIT state if the recovery counter value does not exceed the threshold value. Until a supply power cycle occurs, the device stays in the SAFE RECOVERY state if one of the following conditions occur:

- · the recovery counter exceeds the threshold value
- the die temperature cannot be reduced to less than TWARN level
- · VCCA stays above OVP threshold

When multiple system conditions occur simultaneously that demand power state arbitration, the device goes to the higher priority state according to the following priority order:

- 1. NO SUPPLY
- 2. SAFE RECOVERY
- 3. LP STANDBY
- 4. MISSION STATES

Figure 8-3 shows the power transition states of the FSM engine.





<sup>&</sup>lt;sup>1</sup> A valid WAKE request consist of:

- ENABLE high level if the device arrived the LP\_STANDBY state through a low level at the ENABLE pin, or
- LWKUP1 or WKUP2 detection if the device arrived the LP\_STANDBY state through writing to a TRIGGER\_I2C\_0 bit, or
- SPMI wake-up event

Figure 8-3. State Diagram for Device Power States



# 8.4.1.1 Register Resets and EEPROM read at INIT state

When the device transitions from LP\_STANDBY to INIT state, the registers are reset and EEPROM is read based on FIRST\_STARTUP\_DONE and SKIP\_LP\_STANDBY\_EE\_READ bits. At the transition from SAFE RECOVERY to INIT, the SKIP\_LP\_STANDBY\_EE\_READ bit is ignored as shown in the table.

Table 8-1. Register resets and EEPROM read at INIT state

| State transition     | FIRST_STARTUP_DONE | SKIP_LP_STANDBY_EE<br>_READ | conf_registers other regis          |                                     |
|----------------------|--------------------|-----------------------------|-------------------------------------|-------------------------------------|
| LP_STANDBY → INIT    | Don't care         | 1                           | No changes                          | No changes                          |
| LP_STANDBY → INIT    | 1                  | 0                           | No changes                          | Reset and defaults read from EEPROM |
| LP_STANDBY → INIT    | 0                  | 0                           | Reset and defaults read from EEPROM | Reset and defaults read from EEPROM |
| SAFE RECOVERY → INIT | 1                  | Don't care                  | No changes                          | Reset and defaults read from EEPROM |
| SAFE RECOVERY → INIT | 0                  | Don't care                  | Reset and defaults read from EEPROM | Reset and defaults read from EEPROM |

### The conf registers are:

- · ENABLE POL bit in the ENABLE CONF register
- FSD MASK, ENABLE MASK bits in the MASK STARTUP register
- FIRST\_STARTUP\_DONE, STARTUP\_DEST, FAST\_BIST, LP\_STANDBY\_SEL, and SKIP\_LP\_STANDBY\_EE\_READ bits in the STARTUP\_CTRL register
- SCRATCH PAD x bits in the SCRATCH PAD REG x registers
- PFSM DELAYx bits in the PFSM DELAY REG x registers

### 8.4.2 Pre-Configurable Mission States

When the device arrives at a mission state, all rail sequencing is controlled by the pre-configurable FSM engine (PFSM) through the configuration memory. The configuration memory allows configurations of the triggers and the operation states that together form the configurable sub state machine within the scope of mission states. This sub state machine can be used to control and sequence the different voltage outputs as well as any GPIO outputs that can be used as enable for external rails. When the device is in a mission state, it has the capacity to supply the processor and other platform modules depending on the power rail configuration. The definitions and transition triggers of the mission states are configurable through the NVM configuration. Unlike the user registers, the PFSM definition stored in the NVM cannot be modified during normal operation. When the PMIC determines that a transition to another operation state is necessary, it reads the configuration memory to determine what sequencing is needed for the state transition.

Table 8-5 shows how the trigger signals for each state transition can come from a variety of interface or GPIO inputs, or potential error sources. Figure 8-4 shows how the device processes all of the possible error sources inside the PFSM engine, a hierarchical mask system is applied to filter out the common errors that can be handled by interrupt only, and categorize the other error sources as Severe Global Error, Moderate Global Error, and so forth. The filtered and categorized triggers are sent into the PFSM engine, that then determines the entry and exit condition for each configured mission state.

Product Folder Links: LP8764-Q1



Figure 8-4. Error Source Hierarchical Mask System

Figure 8-6 shows an example of how the PFSM engine utilizes instructions to execute the configured device state and sequence transitions of the mission state-machine. Table 8-2 provides the instruction set and usage description of each instruction in the following sections. Section 8.4.2.2 describes how the instructions are stored in the NVM memory.

Table 8-2. Configurable FSM Instruction set

| Command Opcode | Command                  | Command Description                                                                                |
|----------------|--------------------------|----------------------------------------------------------------------------------------------------|
| "0000"         | REG_WRITE_MASK_PAGE0_IMM | Write the specified data, except the masked bits, to the specified page 0 register address.        |
| "0001"         | REG_WRITE_IMM            | Write the specified data to the specified register address.                                        |
| "0010"         | REG_WRITE_MASK_IMM       | Write the specified data, except the masked bits, to the specified register address.               |
| "0011"         | REG_WRITE_VOUT_IMM       | Write the target voltage of a specified regulator after a specified delay.                         |
| "0100"         | REG_WRITE_VCTRL_IMM      | Write the operation mode of a specified regulator after a specified delay.                         |
| "0101"         | REG_WRITE_MASK_SREG      | Write the data from a scratch register, except the masked bits, to the specified register address. |
| "0110"         | SREG_READ_REG            | Write scratch register (REG0-3) with data from a specified address.                                |
| "0111"         | WAIT                     | Execution is paused until the specified type of the condition is met or timed out.                 |
| "1000"         | DELAY_IMM                | Delay the execution by a specified time.                                                           |
| "1001"         | DELAY_SREG               | Delay the execution by a time value stored in the specified scratch register.                      |
| "1010"         | TRIG_SET                 | Set a trigger destination address for a given input signal or condition.                           |
| "1011"         | TRIG_MASK                | Sets a trigger mask that determines which triggers are active.                                     |
| "1100"         | END                      | Mark the final instruction in a sequential task.                                                   |
| "1101"         | REG_WRITE_BIT_PAGE0_IMM  | Write the specified data to the BIT_SEL location of the specified page 0 register address.         |
| "1110"         | REG_WRITE_WIN_PAGE0_IMM  | Write the specified data to the SHIFT location of the specified page 0 register address.           |
| "1111"         | SREG_WRITE_IMM           | Write the specified data to the scratch register (REG0-3).                                         |



#### 8.4.2.1 PFSM Commands

Following section describes each PFSM command in detail and provides example usage codes. More information on example NVM configuration, available device options and documentations can be found at Fully Customizable Integrated Power.

#### 8.4.2.1.1 REG\_WRITE\_IMM Command

Description: Write the specified data to the specified register address

Assembly command: REG\_WRITE\_IMM [ADDR=]<Address> [DATA=]<Data>

Address and Data can be in any literal integer format (decimal, hex, and so forth).

'ADDR=' and 'DATA=' are optional. When included, the parameters can be in any order.

### Examples:

- REG WRITE IMM 0x1D 0x55 Write value 0x55 to address 0x1D
- REG WRITE IMM ADDR=0x10 DATA=0xFF Write value 0xFF to address 0x10
- REG WRITE IMM DATA=0xFF ADDR=0x10 Write value 0xFF to address 0x10

### 8.4.2.1.2 REG\_WRITE\_MASK\_IMM Command

Description: Write the specified data, except the masked bits, to the specified register address

Assembly command: REG\_WRITE\_MASK\_IMM [ADDR=]<Address> [DATA=]<Data> [MASK=]<Mask>

Address, Data, and Mask can be in any literal integer format (decimal, hex, and so forth).

'ADDR=', 'DATA=', and 'MASK=' are optional. When included, the parameters can be in any order.

### Examples:

- REG\_WRITE\_MASK\_IMM 0x1D 0x80 0xF0 Write 0b1000 to the upper 4 bits of the register at address
  0x1D
- **REG\_WRITE\_MASK\_IMM ADDR=0x10 DATA=0x0F MASK=0xF0** Write 0b1111 to the lower 4 bits of the register at address 0x10
- REG\_WRITE\_MASK\_IMM DATA=0x0F MASK=0xF0 ADDR=0x10 Write 0b1111 to the lower 4 bits of the register at address 0x10

#### 8.4.2.1.3 REG\_WRITE\_MASK\_PAGE0\_IMM Command

Description: Write the specified data, except the masked bits, to the specified page 0 register address

Assembly command: REG\_WRITE\_MASK\_PAGE0\_IMM [ADDR=]<Address> [DATA=]<Data> [MASK=]<Mask>

Address, Data, and Mask can be in any literal integer format (decimal, hex, and so forth).

'ADDR=', 'DATA=', and 'MASK=' are optional. When included, the parameters can be in any order.

#### Examples:

- REG\_WRITE\_MASK\_PAGE0\_IMM 0x1D 0x80 0xF0 Write 0b1000 to the upper 4 bits of the register at address 0x1D
- REG\_WRITE\_MASK\_PAGE0\_IMM ADDR=0x10 DATA=0x0F MASK=0xF0 Write 0b1111 to the lower 4 bits of the register at address 0x10
- REG\_WRITE\_MASK\_PAGE0\_IMM DATA=0x0F MASK=0xF0 ADDR=0x10 Write 0b1111 to the lower 4 bits of the register at address 0x10

#### 8.4.2.1.4 REG WRITE BIT PAGE0 IMM Command

Description: Write the specified data to the BIT SEL location of the specified page 0 register address

Assembly command: REG\_WRITE\_BIT\_PAGE0\_IMM [ADDR=]<Address> [BIT=]<Bit> [DATA=]<Data>

Address, Bit, and Data can be in any literal integer format (decimal, hex, and so forth).

'ADDR=', 'BIT=', and 'DATA=' are optional. When included, the parameters can be in any order.

Examples:

- REG WRITE BIT PAGE0 IMM 0x1D 7 0 Write '0' to bit 7 of the register at address 0x1D
- REG\_WRITE\_BIT\_PAGE0\_IMM ADDR=0x10 BIT=3 DATA=1 Write 0b1 to bit 3 of the register at address 0x10

### 8.4.2.1.5 REG\_WRITE\_WIN\_PAGE0\_IMM Command

Description: Write the specified data to the SHIFT location of the specified page 0 register address

Assembly command: REG\_WRITE\_WIN\_PAGE0\_IMM [ADDR=]<Address> [DATA=]<Data> [MASK=]<Mask> [SHIFT=]<Shift>

Address, Data, Mask, and Shift can be in any literal integer format (decimal, hex, and so forth).

'ADDR=', 'DATA=', 'MASK=', and 'SHIFT=' are optional. When included, the parameters can be in any order.

#### Examples:

• REG\_WRITE\_WIN\_PAGE0\_IMM ADDR=0x1D DATA=0x8 MASK=0x13 SHIFT=2 — Write bits 5:4 to 0b10 to the register at address 0x1D. Data and mask give 5-bit value 0bx10xx. These two bits are then left shifted 2 bit-positions to give full byte value of 0bxx10xxxx, hence sets bits 5:4 to 0b10.

### 8.4.2.1.6 REG WRITE VOUT IMM Command

Description: Write the target voltage of a specified regulator after a specified delay. This command is a spin-off of the REG\_WRITE\_IMM command with the intention to save instruction bits.

Assembly command: REG\_WRITE\_VOUT\_IMM [REGULATOR=]<Regulator ID> [SEL=]<VSEL> [VOUT=]<Vout> [DELAY=]<Delay>

'REGULATOR=', "SEL=', 'VOUT=', and 'DELAY=' are options. When included, the parameters can be in any order.

Regulator ID = BUCK1, BUCK2, BUCK3, BUCK4.

VSEL selects the BUCKn\_VSET1 or BUCKn\_VSET2 bits which the command writes to if Regulator ID is BUCK1-4. VSEL is defined as: '0': BUCKn\_VSET1, '1': BUCKn\_VSET2, '2': Currently Active BUCKn\_VSET, '3': Currently Inactive BUCKn\_VSET.

VOUT = output voltage in mV or V. Unit must be listed.

DELAY = delay time in ns, µs, ms, or s. If no unit is entered, this field must be an integer value between 0-63, which becomes the threshold count for the counter running a step size specified in the register PFSM\_DELAY\_STEP. The delay value is rounded to the nearest achievable delay time based on the current step size. Current step size is based on the default NVM setting or a SET\_DELAY value from a previous command in the same sequence. Assembler reports an error if the step size is too large or too small to meet the delay.

#### Examples:

• **REG\_WRITE\_VOUT\_IMM BUCK3 2 1.05 V 100 μs** — Sets BUCK3 to 1.05 V by updating the active BUCK3\_VSET register after 100 μs

# 8.4.2.1.7 REG\_WRITE\_VCTRL\_IMM Command

Description: Write the operation mode of a specified regulator after a specified delay. This command is a spin-off of the REG\_WRITE\_IMM command with the intention to save instruction bits.

Assembly command: REG\_WRITE\_VCTRL\_IMM [REGULATOR=]<Regulator ID> [VCTRL=]<VCTRL> [MASK=]<Mask> [DELAY=]<Delay> [DELAY\_MODE=]<Delay Mode>

'REGULATOR=', 'VCTRL=', 'MASK=', and 'DELAY=' are options. When included, the parameters can be in any order.

Regulator ID = BUCK1, BUCK2, BUCK3, BUCK4.

VCTRL = 0-15, in hex, decimal, or binary format. Data to write to the following regulator control fields:



 BUCKs: BUCKn\_PLDN, BUCKn\_VMON\_EN, BUCKn\_VSEL, BUCKn\_FPWM\_MP, BUCKn\_FPWM, and BUCKn\_EN

DELAY = delay time in ns, µs, ms, or s. If no unit is entered, this field must be an integer value between 0-63, which becomes the threshold count for the counter running a step size specified in the register PFSM\_DELAY\_STEP. Delay value is be rounded to the nearest achievable delay time based on the current step size. Current step size is based on the default NVM setting or a SET\_DELAY value from a previous command in the same sequence. Assembler reports an error if the step size is too large or too small to meet the delay.

Delay Mode must be one of the below options: MATCH\_EN = 0 (Delay if VCTRL enable bit mismatches) MATCH\_ALL = 1 (Delay if any VCTRL bits mismatch) ALWAYS = 2 (Delay always)

### Examples:

REG\_WRITE\_VCTRL\_IMM BUCK3 0x00 0xE0 100 μs — Sets BUCK3 to OFF (VCTRL bits = 0b00000)
after 100 μs

### 8.4.2.1.8 REG\_WRITE\_MASK\_SREG Command

Description: Write the data from a scratch register, except the masked bits, to the specified register address

Assembly command: REG\_WRITE\_MASK\_SREG [REG=]<Scratch Register> [ADDR=]<Address> [MASK=]<Mask>

'REG=', 'ADDR=', and 'MASK=' are options. When included, the parameters can be in any order.

Scratch Register can be R0, R1, R2, or R3.

Address and Mask can be in any literal integer format (decimal, hex, and so forth).

#### Examples:

- REG\_WRITE\_MASK\_SREG R2 0x22 0x00 Write the content of scratch register 2 to address 0x22
- REG\_WRITE\_MASK\_SREG REG=R0 ADDR=0x054 MASK=0xF0 Write the lower 4 bits of scratch register 0 to address 0x54

### 8.4.2.1.9 SREG\_READ\_REG Command

Description: Write scratch register (REG0-3) with data from a specified address

Assembly command: SREG\_READ\_REG [REG=]<Scratch Register> [ADDR=]<Address>

'REG=' and 'ADDR=' are options. When included, the parameters can be in any order.

Scratch Register can be R0, R1, R2, or R3.

Address can be in any literal integer format (decimal, hex, and so forth).

### Examples:

- SREG READ REG R2 0x15 Read the content of address 0x15 and write the data to scratch register 2
- SREG\_READ\_REG ADDR=0x077 REG=R3 Read the content of address 0x77 and write the data to scratch register 3

### 8.4.2.1.10 SREG\_WRITE\_IMM Command

Description: Write the specified data to the scratch register (REG0-3)

Assembly command: SREG\_WRITE\_IMM [REG=]<Register> [DATA=]<Data>

Data can be in any literal integer format (decimal, hex, and so forth).

Register can be R0, R1, R2, or R3.

'REG=' and 'DATA=' are options. When included, the parameters can be in any order.

#### Examples:

- SREG\_WRITE\_IMM R2 0x15 Write 0x15 to scratch register 2
- SREG WRITE IMM ADDR=0x077 REG=R3 Read 0x77 to scratch register 3

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

#### 8.4.2.1.11 WAIT Command

Description: Wait upon a condition of a given type. Execution is paused until the specified type of the condition is met or timed out

Assembly command: WAIT [COND=]<Condition> [TYPE=]<Type> [TIMEOUT=]<Timeout> [DEST=]<Destination>

Alternative assembly command: JUMP [DEST=]<Destination>

'COND=', 'TYPE=', 'TIMEOUT=', and 'DEST=' are options. When included, the parameters can be in any order.

Condition are listed in Table 8-3. Examples: GPIO1, BUCK1\_PG, I2C\_1

Type = LOW, HIGH, RISE, or FALL

Timeout = timeout value in ns, µs, ms, or s. If no unit is entered, this field must be an integer value between 0-63. Timeout value is be rounded to the nearest achievable time based on the current step size. Current step size is based on the default NVM setting or a SET\_DELAY value from a previous command in the same sequence. Assembler reports an error if the step size is too large or too small to meet the delay.

Destination = Label to jump to if when timeout occurs. Destination must be after the WAIT statement in memory.

Memory space can be either '0' or '1'. '0' indicates the destination address is in the PFSM memory space. '1' indicates the destination address is external and represents a FSM state ID.

When using the jump command, the PFSM performs an unconditional jump. The command is be compiled as "WAIT COND=63 TYPE=LOW TIMEOUT=0 DEST=<Destination>". Condition 63 is a hardcoded 1, so the condition is never satisfied and hence always times out. Therefore this command always jumps to the destination.

### Examples:

- WAIT GPIO4 RISE 1 s < Destination > 0 Wait to execute the command at the specified SRAM address when a rise edge is detected at GPIO4, or after 1 second
- WAIT COND=BUCK1\_PG TYPE=HIGH TIMEOUT=500 μs DEST=<mcu2act\_seq> Wait to execute the commands at <mcu2act\_seq> address as soon as BUCK1 output is within power-good range, or after 500 μs

COND COND **Condition Name Condition Name** COND Condition Name COND **Condition Name** SEL SEL SEL SEL LP\_STANDBY\_SEL GPIO1 N/A 48 0 16 32 I2C\_0 GPIO2 N/A N/A 1 17 33 I2C 1 49 GPIO3 N/A 34 I2C 2 50 N/A GPIO4 N/A N/A 19 35 12C 3 51 GPIO5 **PGOOD** N/A 4 20 36 12C 4 52 5 GPIO6 21 TWARN EVENT 37 I2C 5 53 N/A 6 GPIO7 22 INTERRUPT PIN 38 I2C 6 54 N/A GPIO8 I2C 7 23 N/A 39 55 N/A GPIO9 N/A 8 24 40 SREG0 0 56 N/A 9 GPIO10 25 N/A 41 SREG0 1 57 N/A SREG0 2 N/A 10 N/A N/A 42 58 BUCK1 PG N/A N/A 11 27 43 SREG0 3 59 BUCK2 PG N/A 44 SREG0 4 N/A 12 28 60 BUCK3 PG 29 N/A 45 SREG0 5 61 N/A 14 BUCK4 PG N/A 46 SREG0 6 62 0 30 N/A SREG0 7 1 15 N/A 31 47 63

Table 8-3. WAIT Command Conditions



#### 8.4.2.1.12 DELAY\_IMM Command

Description: Delay the execution by a specified time

Assembly command: DELAY\_IMM < Delay>

Delay = delay time in ns,  $\mu$ s, ms, or s. If no unit is entered, this field must be an integer value between 0-63. Delay value is be rounded to the nearest achievable time based on the current step size. Current step size is based on the default NVM setting or a SET\_DELAY value from a previous command in the same sequence. Assembler reports an error if the step size is too large or too small to meet the delay.

#### Examples:

- DELAY\_IMM 100 μs Delay execution by 100 μs
- **DELAY IMM 10 ms** Delay execution by 10 ms
- DELAY\_IMM 8 Delay execution by 8 ticks of the current PFSM time step

### 8.4.2.1.13 DELAY\_SREG Command

Description: Delay the execution by a time value stored in the specified scratch register.

Assembly command: DELAY\_SREG <Register>

Register can be R0, R1, R2, or R3.

### Examples:

DELAY SREG R0 — Delay execution by the time value stored in scratch register0

#### 8.4.2.1.14 TRIG\_SET Command

Description: Set a trigger destination address for a given input signal or condition. These commands must be defined at the beginning of PFSM configuration memory.

Assembly command: TRIG\_SET [DEST=]<Destination> [ID=]<Trig\_ID> [SEL=]<Trig\_sel> [TYPE=]<Trig\_type> [IMM=]<IMM> [EXT=]<Memory space>

'DEST=', 'ID=', 'SEL='. 'TYPE=', 'IMM=', and 'EXT=' are options. When included, the parameters can be in any order.

Destination is the label where this trigger starts executing.

Trig\_ID is the ID of the hardware trigger module to be configured (value range 0-27). They must be defined in numeric order based on the priority of the trigger.

Trig\_Sel is the 'Trigger Name' from the Table 8-5. This 'Trigger Name' is the trigger signal to be associated with the specified TRIG\_ID.

Trig type = LOW, HIGH, RISE, or FALL.

IMM can be either '0' or '1'. = '0' if the trigger is not activated until the END command of a given task; '1' if the trigger is activated immediately and can abort a sequence.

REENTRANT can be either '0' or '1'. '1' permits a trigger to return to the current state, that allows a self-branching trigger to execute the current sequence again.

Memory space can be either '0' or '1'. '0' indicates the destination address is in the PFSM memory space. '1' indicates the destination address is external and represents a FSM state ID.

# Examples:

- TRIG\_SET seq1 20 GPIO\_1 LOW 0 0 Set trigger 20 to be GPIO\_1=Low, not immediate. When triggered, start executing at 'seq1' label.
- TRIG\_SET DEST=seq2 ID=15 SEL=WD\_ERROR TYPE=RISE IMM=0 EXT=0 Set trigger 15 to be rising WD\_ERROR trigger, not immediate. When triggered, start executing at 'seq2' label.



#### 8.4.2.1.15 TRIG\_MASK Command

Description: Sets a trigger mask that determines which triggers are active. Setting a '0' enables the trigger, setting a '1' disables (masks) the trigger.

Assembly command: TRIG MASK < Mask value>

Mask Value = 28-bit mask in any literal integer format (decimal, hex, and so forth).

### Examples:

TRIG\_MASK 0x5FF82F0 — Set the trigger mask to 0x5FF82F0

#### 8.4.2.1.16 END Command

Table 8-4 shows the format of the END commands.

**Table 8-4. END Command Format** 

| Bit[3:0] |
|----------|
| CMD      |
| 4 bits   |

Description: Marks the final instruction in a sequential task

#### Fields:

CMD: Command opcode (0xC)

Assembly command: END

### 8.4.2.2 Configuration Memory Organization and Sequence Execution

The configuration memory is loaded from NVM into an SRAM. Figure 8-5 shows an example configuration memory with only two configured sequences.

```
pfsm start:
TRIG_SET DEST=sequence_name1 ID=0 SEL=trigger_name TYPE=high/low/rise/fall IMM=0/1 EXT=0/1
TRIG_SET DEST=sequence_name2 ID=1 SEL=trigger_name TYPE=high/low/rise/fall IMM=0/1 EXT=0/1
TRIG_SET DEST=sequence_name3 ID=2 SEL=trigger_name TYPE=high/low/rise/fall IMM=0/1 EXT=0/1
TRIG_SET DEST=sequence_name4 ID=4 SEL=trigger_name TYPE=high/low/rise/fall IMM=0/1 EXT=0/1
TRIG SET DEST=sequence name5 ID=4 SEL=trigger name TYPE=high/low/rise/fall IMM=0/1 EXT=0/1
TRIG_MASK 0xFFFFF0
END
REG_WRITE_MASK_IMM ADDR=register_addr DATA=data MASK=mask_setting
REG_WRITE_MASK_IMM ADDR=register_addr DATA=data MASK=mask_setting
REG_WRITE_MASK_IMM ADDR=register_addr DATA=data MASK=mask_setting
REG_WRITE_VCTRL_IMM REGULATOR=regulator VCTRL=ctrl_setting MASK=mask_setting DELAY=delay_time
REG_WRITE_VCTRL_IMM REGULATOR=regulator VCTRL=ctrl_setting MASK=mask_setting DELAY=delay_time
REG WRITE MASK IMM ADDR=register addr DATA=data MASK=mask setting
REG_WRITE_VCTRL_IMM REGULATOR=regulator VCTRL=ctrl_setting MASK=mask_setting DELAY=delay time
REG_WRITE_MASK_IMM ADDR=register_addr DATA=data MASK=mask_setting
TRIG_MASK 0xFC00EDF
END
sequence name4
{\sf REG\_WRITE\_MASK\_IMM\ ADDR=} register\_addr\ {\sf DATA=} data\ {\sf MASK=} mask\_setting
DELAY_IMM delay_time
REG_WRITE_MASK_IMM ADDR=register_addr DATA=data MASK=mask_setting
REG_WRITE_VCTRL_IMM REGULATOR=regulator VCTRL=ctrl_setting MASK=mask_setting DELAY=delay_time
REG_WRITE_VCTRL_IMM REGULATOR=regulator VCTRL=ctrl_setting MASK=mask_setting DELAY=delay_time
DELAY IMM delay tim
REG_WRITE_VCTRL_IMM REGULATOR=regulator VCTRL=ctrl_setting MASK=mask_setting DELAY=delay_time
REG_WRITE_MASK_IMM ADDR=register_addr DATA=data MASK=mask_setting
REG WRITE VCTRL IMM REGULATOR=regulator VCTRL=ctrl setting MASK=mask setting DELAY=delay time
REG_WRITE_MASK_IMM ADDR=register_addr DATA=data MASK=mask_setting
TRIG_MASK 0xFEF6EDC
END
```

These TRIG\_SET instructions are used to define the trigger types which initiates each power state sequence. There are a total of 28 TRIG\_SET available for each PMIC. TYPE parameter defines the type of trigger as:

High: active high (level sensitive) Low: active low (level sensitive) Rise: active high (edge sensitive) Fall: active low (edge sensitive)

Figure 8-5. Configuration Memory Script Example



As soon as the PMIC state reaches the mission states, it starts reading from the configuration memory until it hits the first END command. Setting up the triggers (1-28) must be the first section of the configuration memory, as well as the first set of trigger configurations. The trigger configurations are read and mapped to an internal lookup table that contains the starting address associated with each trigger in the configuration memory. If the trigger destination is an FFSM state then the address contains the fixed state value. After the trigger configurations are read and mapped into the SRAM, these triggers control the execution flow of the state transitions. The signal source of each trigger is listed under Table 8-5.

When a trigger or multiple triggers are activated, the PFSM execution engine looks up the starting address associated with the highest priority unmasked trigger, and starts executing commands until it hits an END command. The last commands before END statement is generally the TRIG\_MASK command, which directs the PFSM to a new set of unmasked trigger configurations, and the trigger with the highest priority in the new set is serviced next. Trigger priority is determined by the Trigger ID associated with each trigger. The priority of the trigger decreases as the associated trigger ID increases. As a result, the critical error triggers are usually located at the lowest trigger IDs.

The TRIG\_SET commands specify if a trigger is immediate or non-immediate. Immediate triggers are serviced immediately, which involves branching from the current sequence of commands to reach a new target destination. The non-immediate triggers are accumulated and serviced in the order of priority through the execution of each given sequence until the END command in reached. Therefore, the trigger ID assignment for each trigger can be arranged to produce the desired PFSM behavior.

The TRIG\_MASK command determines which triggers are active at the end of each sequence, and is usually placed just before the END instruction. The TRIG\_MASK takes a 28 bit input to allow any combination of triggers to be enabled with a single command. Through the definition of the active triggers after each sequence execution the TRIG MASK command can be conceptualized as establishing a power state.

The above sequence of waiting for triggers and executing the sequence associated with an activated trigger is the normal operating condition of the PFSM execution engine when the PMIC is in the MISSION state. The FFSM state machine takes over control from the execution engine each time an event occurs that requires a transition from the MISSION state of the PMIC to a fixed device state.

**Table 8-5. PFSM Trigger Selections** 

| Trigger Name       | Trigger Source                                                                                                                                                                               |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IMMEDIATE_SHUTDOWN | An error event causes one of the triggers defined in the FSM_TRIG_SEL_1/2 register to activate, and the intended action for the activated trigger is to <i>immediate shutdown</i> the device |
| MCU_POWER_ERROR    | Output failure detection from a regulator which is assigned to the MCU rail group (x_GRP_SEL = '01')                                                                                         |
| ORDERLY_SHUTDOWN   | An event which causes MODERATE_ERR_INT = '1'                                                                                                                                                 |
| FORCE_STANDBY      | nPWRON long-press event when NPOWRON_SEL = '01', or ENABLE = '0' when NPOWERON_SEL = '00'                                                                                                    |
| SPMI_WD_BIST_DONE  | Completion of SPMI WatchDog BIST                                                                                                                                                             |
| ESM_MCU_ERROR      | An event that causes ESM_MCU_RST_INT                                                                                                                                                         |
| WD_ERROR           | An event that causes WD_RST_INT                                                                                                                                                              |
| SOC_POWER_ERROR    | Output failure detection from a regulator which is assigned to the SOC rail group (x_GRP_SEL = '10')                                                                                         |
| A                  | NSLEEP2 and NSLEEP1 = '11'. More information regarding the NSLEEP1 and NSLEEP2 functions can be found under Section 8.4.2.4.2.1                                                              |
| WKUP1              | A rising or falling edge detection on a GPIO pin that is configured as WKUP1                                                                                                                 |
| SU_ACTIVE          | A valid On-Request detection when STARTUP_DEST = '11'                                                                                                                                        |
| В                  | NSLEEP2 and NSLEEP1 = '10'. More information regarding the NSLEEP1 and NSLEEP2 functions can be found under Section 8.4.2.4.2.1                                                              |
| WKUP2              | A rising or falling edge detection on a GPIO pin that is configured as WKUP2                                                                                                                 |
| SU_MCU_ONLY        | A valid On-Request detection when STARTUP_DEST = '10'                                                                                                                                        |
| С                  | NSLEEP2 and NSLEEP1 = '01', More information regarding the NSLEEP1 and NSLEEP2 functions can be found under Section 8.4.2.4.2.1                                                              |
| D                  | NSLEEP2 and NSLEEP1 = '00'. More information regarding the NSLEEP1 and NSLEEP2 functions can be found under Section 8.4.2.4.2.1                                                              |



# **Table 8-5. PFSM Trigger Selections (continued)**

| Trigger Name | Trigger Source                                                                                                           |
|--------------|--------------------------------------------------------------------------------------------------------------------------|
| SU_STANDBY   | A valid On-Request detection when STARTUP_DEST = '00'                                                                    |
| SU_X         | A valid On-Request detection when STARTUP_DEST = '01'                                                                    |
| WAIT_TIMEOUT | PFSM WAIT command condition timed out. More information regarding the WAIT command can be found under Section 8.4.2.1.11 |
| GPIO1        | Input detection at GPIO1 pin                                                                                             |
| GPIO2        | Input detection at GPIO2 pin                                                                                             |
| GPIO3        | Input detection at GPIO3 pin                                                                                             |
| GPIO4        | Input detection at GPIO4 pin                                                                                             |
| GPIO5        | Input detection at GPIO5 pin                                                                                             |
| GPIO6        | Input detection at GPIO6 pin                                                                                             |
| GPI07        | Input detection at GPIO7 pin                                                                                             |
| GPIO8        | Input detection at GPIO8 pin                                                                                             |
| GPIO9        | Input detection at GPIO9 pin                                                                                             |
| GPIO10       | Input detection at GPIO10 pin                                                                                            |
| I2C_0        | Input detection of TRIGGER_I2C_0 bit                                                                                     |
| I2C_1        | Input detection of TRIGGER_I2C_1 bit                                                                                     |
| I2C_2        | Input detection of TRIGGER_I2C_2 bit                                                                                     |
| I2C_3        | Input detection of TRIGGER_I2C_3 bit                                                                                     |
| I2C_4        | Input detection of TRIGGER_I2C_4 bit                                                                                     |
| I2C_5        | Input detection of TRIGGER_I2C_5 bit                                                                                     |
| I2C_6        | Input detection of TRIGGER_I2C_6 bit                                                                                     |
| I2C_7        | Input detection of TRIGGER_I2C_7 bit                                                                                     |
| SREG0_0      | Input detection of SCRATCH_PAD_REG_0 bit 0                                                                               |
| SREG0_1      | Input detection of SCRATCH_PAD_REG_0 bit 1                                                                               |
| SREG0_2      | Input detection of SCRATCH_PAD_REG_0 bit 2                                                                               |
| SREG0_3      | Input detection of SCRATCH_PAD_REG_0 bit 3                                                                               |
| SREG0_4      | Input detection of SCRATCH_PAD_REG_0 bit 4                                                                               |
| SREG0_5      | Input detection of SCRATCH_PAD_REG_0 bit 5                                                                               |
| SREG0_6      | Input detection of SCRATCH_PAD_REG_0 bit 6                                                                               |
| SREG0_7      | Input detection of SCRATCH_PAD_REG_0 bit 7                                                                               |
| 0            | Always '0'                                                                                                               |
| 1            | Always '1'                                                                                                               |

### 8.4.2.3 Mission State Configuration

The Mission States portion of the FSM engine manages the sequencing of power rails and external outputs in the user defined states. The rest of Device State Machine the Figure 8-6 is used as an example state machine that is defined through the configuration memory using the configuration FSM instructions.



Figure 8-6. Example of a Mission State-Machine

Each power state (light blue bubbles in Figure 8-6) defines the ON or OFF state and the sequencing timing of the external regulators and GPIO outputs. This example defines 4 power states: STANDBY, ACTIVE, MCU ONLY, and DEEP\_SLEEP/S2R states. The priority order of these states is as follows:

- 1. ACTIVE
- MCU ONLY
- 3. DEEP SLEEP/S2R
- STANDBY

The transitions between each power state is determined by the trigger signals source pre-selected from Table 8-5. These triggers are then placed in the order of priority through the trigger ID assignment of each trigger source. The critical error triggers are placed first, some specified as immediate triggers that can interrupt an on-going sequence. The non-error triggers, which are used to enable state transitions during normal device operation, are then placed according to the priority order of the state the device is transitioning to. Table 8-6 list the trigger signal sources, in the order of priority, used to define the power states and transitions of the example mission state machine shown in Figure 8-6. This table also helps to determine which triggers must be masked by the TRIG\_MASK command upon arriving a pre-defined power state to produce the desired PFSM behavior.



Table 8-6. List of Trigger Used in Example Mission State Machine

| Trigger ID |                                         |                                                              | Trigger Masked In Each User Defined Power State |           |           |                     |
|------------|-----------------------------------------|--------------------------------------------------------------|-------------------------------------------------|-----------|-----------|---------------------|
|            | Trigger Signal                          | State Transitions                                            | STANDBY                                         | ACTIVE    | MCU ONLY  | DEEP<br>SLEEP / S2R |
| 0          | IMMEDIATE_SHUTDOWN (1)                  | From any state to SAFE RECOVERY                              |                                                 |           |           |                     |
| 1          | MCU_POWER_ERROR (1)                     | From any state to SAFE RECOVERY                              |                                                 |           |           |                     |
| 2          | ORDERLY_SHUTDOWN (1)                    | From any state to SAFE RECOVERY                              |                                                 |           |           |                     |
| 3          | TRIGGER_FORCE_STANDBY                   | From any state<br>to STANDBY or<br>LP_STANDBY                | Masked                                          |           |           |                     |
| 4          | WD_ERROR                                | Perform warm reset of all power rails and return to ACTIVE   | Masked                                          |           | Masked    | Masked              |
| 5          | ESM_MCU_ERROR                           | Perform warm reset of all power rails and return to ACTIVE   | Masked                                          |           | Masked    | Masked              |
| 7          | WD_ERROR                                | Perform warm reset of all power rails and return to MCU ONLY | Masked                                          | Masked    |           | Masked              |
| 8          | ESM_MCU_ERROR                           | Perform warm reset of all power rails and return to MCU ONLY | Masked                                          | Masked    |           | Masked              |
| 9          | SOC_POWER_ERROR                         | ACTIVE to MCU ONLY                                           | Masked                                          |           | Masked    | Masked              |
| 10         | TRIGGER _I2C_1 (self-cleared)           | Start RUNTIME_BIST                                           | Masked                                          |           |           | Masked              |
| 11         | TRIGGER_I2C_2 (self-cleared)            | Enable I2C CRC<br>Function                                   | Masked                                          |           |           | Masked              |
| 12         | TRIGGER_SU_ACTIVE                       | STANDBY to ACTIVE                                            |                                                 |           | Masked    | Masked              |
| 13         | TRIGGER_WKUP1                           | Any State to ACTIVE                                          |                                                 |           |           |                     |
| 14         | TRIGGER_A (NSLEEP2&NSLEEP1 = '11')      | MCU ONLY or DEEP<br>SLEEP/S2R to ACTIVE                      | Masked                                          |           |           |                     |
| 15         | TRIGGER_SU_MCU_ONLY                     | STANDBY to MCU ONLY                                          |                                                 | Masked    |           | Masked              |
| 16         | TRIGGER_WKUP2                           | STANDBY or DEEP<br>SLEEP/S2R to MCU<br>ONLY                  |                                                 | Masked    |           |                     |
| 17         | TRIGGER_B (NSLEEP2&NSLEEP1 = '10')      | ACTIVE or DEEP<br>SLEEP/S2R to MCU<br>ONLY                   | Masked                                          |           |           |                     |
| 18         | TRIGGER_D or TRIGGER_C (NSLEEP2 = '0' ) | ACTIVE or MCU ONLY to DEEP SLEEP/S2R                         | Masked                                          |           |           | Masked              |
| 19         | TRIGGER_I2C_0 (self-cleared)            | Any state to STANDBY                                         | Masked                                          |           |           | Masked              |
| 20         | Always '1' <sup>(2)</sup>               | STANDBY to SAFE<br>RECOVERY                                  | Mask                                            | Masked    | Masked    | Masked              |
| 21         | Not Used                                |                                                              | Mask                                            | Masked    | Masked    | Masked              |
| 22         | Not Used                                |                                                              | Mask                                            | Masked    | Masked    | Masked              |
| 23         | Not Used                                |                                                              | Mask                                            | Masked    | Masked    | Masked              |
| 24         | Not Used                                |                                                              | Mask                                            | Masked    | Masked    | Masked              |
| 25         | Not Used                                |                                                              | Mask                                            | Masked    | Masked    | Masked              |
| 26         | Not Used                                |                                                              | Mask                                            | Masked    | Masked    | Masked              |
| 27         | Not Used                                |                                                              | Mask                                            | Masked    | Masked    | Masked              |
|            | 28-bit TRIG_I                           | MASK Value in Hex format:                                    | 0xFFE4FF8                                       | 0xFF181C0 | 0xFF01270 | 0xFFC9FF0           |

<sup>(1)</sup> This is an immediate trigger.

(2) When an error occurs, which requires the device to enter directly to the SAFE RECOVERY state, the mask for this trigger must be removed while all other non-immediate triggers are masked. The device exits the mission states and the FFSM state machine takes over control of the device power states once this trigger is executed.

### 8.4.2.4 Pre-Configured Hardware Transitions

There are some pre-defined trigger sources, such as on-requests and off-requests, that are constructed with the combination of hardware input signals and register bits settings. This section provides more detail to these pre-defined trigger sources and shows how they can be utilized in the PFSM configuration to initiate state to state transitions.

#### 8.4.2.4.1 ON Requests

ON requests are used to switch on the device, which then transitions the device from the STANDBY or the LP\_STANDBY to the state specified by STARTUP\_DEST[1:0].

After the device arrives at the corresponding STARTUP\_DEST[1:0] operation state, the MCU must setup the NSLEEP1 and NSLEEP2 signals accordingly before clearing the STARTUP\_INT interrupt. Once the interrupt is cleared, the device stays or moves to the next state corresponding to the NSLEEP signals state assignment as specified in Table 8-10.

Table 8-7 lists the available ON requests.

Table 8-7. ON Requests

| EVENT                                           | MASKABLE | COMMENT                                                                                      | DEBOUNCE |
|-------------------------------------------------|----------|----------------------------------------------------------------------------------------------|----------|
| ENABLE (pin)                                    | Yes      | Level sensitive                                                                              | 8 µs     |
| First Supply Detection (FSD)                    | Yes      | VCCA > VCCA_UV and FSD unmasked                                                              | N/A      |
| WKUP1 or WKUP2 Detection                        | Yes      | Edge sensitive                                                                               | 8 µs     |
| Recovery from Immediate and<br>Orderly Shutdown | No       | Recover from system errors<br>which caused immediate or<br>orderly shutdown of the<br>device | N/A      |

If one of the events listed in Table 8-7 occurs, then the event powers on the device unless one of the gating conditions listed in Table 8-8 is present.

**Table 8-8. ON Requests Gating Conditions** 

| I                 |          |                                                                             |  |  |  |  |
|-------------------|----------|-----------------------------------------------------------------------------|--|--|--|--|
| EVENT             | MASKABLE | COMMENT                                                                     |  |  |  |  |
| VCCA_OVP (event)  | No       | VCCA □ VCCA_OVPDevice stays in SAFE RECOVERY until VCCA < VCCA_OVP          |  |  |  |  |
| VCCA_UVLO (event) | No       | VCCA < VCCA_UVLO                                                            |  |  |  |  |
| VINT_OVP (event)  | No       | LDOVINT > 1.98 V                                                            |  |  |  |  |
| VINT_UVLO (event) | No       | LDOVINT < 1.62 V                                                            |  |  |  |  |
| TSD (event)       | No       | Device stays in SAFE RECOVERY until temperature decreases below TWARN level |  |  |  |  |

#### 8.4.2.4.2 OFF Requests

An OFF request is used to orderly switch off the device. OFF requests initiate transition from any other mission state to the STANDBY state or the LP\_STANDBY state depending on the setting of the LP\_STANDBY\_SEL bit. Table 8-9 lists the conditions to generate the OFF requests and the corresponding destination state.

Table 8-9. OFF Requests

| EVENT DEBOUNCE |      | LP_STANDBY_SEL BIT<br>SETTING | DESTINATION STATE |  |
|----------------|------|-------------------------------|-------------------|--|
| ENABLE (pin)   | 8 µs | LP_STANDBY_SEL = 0            | STANDBY           |  |
| ENABLE (pill)  | ο με | LP_STANDBY_SEL = 1            | LP_STANDBY        |  |

Product Folder Links: LP8764-Q1

Table 8-9. OFF Requests (continued)

| EVENT         | DEBOUNCE | LP_STANDBY_SEL BIT<br>SETTING | DESTINATION STATE |
|---------------|----------|-------------------------------|-------------------|
| I2C TRIGGER 0 | NA       | LP_STANDBY_SEL = 0            | STANDBY           |
| IZC_INIGGEN_0 | NA       | LP_STANDBY_SEL = 1            | LP_STANDBY        |

Using the I2C\_TRIGGER\_0 bit as the OFF request enables the device to wake up from the STANDBY or the LP\_STANDBY states through the detection of WKUPn pins. To enable this feature the device must set the I2C\_TRIGGER\_0 bit to '1' while the NSLEEPn signals are masked, and the ON request initialized by the ENABLE pin remains active (if the ENABLE pin is used). Also the interrupt bits ENABLE\_INT, FSD\_INT and the GPIOx\_INT bits (for the GPIOx pins assigned as WKUP1 or WKUP2) must be cleared before setting the I2C\_TRIGGER\_0 bit to '1'.

### 8.4.2.4.2.1 NSLEEP1 and NSLEEP2 Functions

The SLEEP requests are activated through the assertion of nSLEEP1 or nSLEEP2 pins that are the secondary functions of the 10 GPIO pins. These pins can be selected through GPIO configuration using the GPIOx\_SEL register bits. If the nSLEEP1 or nSLEEP2 pins are not available, the NSLEEP1B and NSLEEP2B register bits can be configured in place for their functions. The input of nSLEEP1 pin and the state of the NSLEEP1B register bit are combined to create the NSLEEP1 signal through an *OR* function. Similarly for the input of the nSLEEP2 pin and the NSLEEP2B register bit as they are combined to create the NSLEEP2 signal.

A 1  $\rightarrow$  0 logic level transition of the NSLEEP signal generates a sleep request, while a 0  $\rightarrow$  1 logic level transition reverses the sleep request in the example PFSM from Figure 8-6. When a NSLEEPn signal transitions from 1  $\rightarrow$  0, it generates a sleep request to go from a higher power state to a lower power state. When the signal transitions from 0  $\rightarrow$  1, it reverses the sleep request and returns the device to the higher power state.

The NSLEEP1 signal is designed to control the SoC supply rails. The NSLEEP2 signal is designed to control the MCU supply rails. When NSLEEP1 signal changes from  $1 \rightarrow 0$ , depending on the state of NSLEEP2, the LP8764-Q1 device exits ACTIVE state and enters either the MCU ONLY or the S2R states. When NSLEEP2 signal changes from  $1 \rightarrow 0$ , the device enters the S2R state regardless the state of NSLEEP1.

When the NSLEEP2 input signal changes from 0  $\rightarrow$ 1, the MCU supply rails are enabled and the device exits S2R state. Depending on the state of NSLEEP1 signal, the device enters either the MCU ONLY or the ACTIVE state. In order for the system to function correctly, the MCU rails must be enabled when the NSLEEP1 input signal changes from 0  $\rightarrow$ 1, which enables the SOC supply rails. NSLEEP1 0  $\rightarrow$ 1 transition is ignored if NSLEEP2 is 0.

The NSLEEPn\_MASK bit can be used to mask the sleep request associated with the corresponding NSLEEPn signal. When the NSLEEPn\_MASK = 1, the corresponding NSLEEPn signal is ignored. Table 8-10 shows how the combination of the NSLEEPn signals and NSLEEPn\_MASK bits creates triggers A/B/C/D to the FSM to control the power state of the device.

The states of the resources during ACTIVE, SLEEP, and DEEP SLEEP/S2R states are defined in the BUCKn\_CTRL registers. For each resource, a transition to the MCU ONLY or the DEEP SLEEP/S2R states is controlled by the FSM when the resource is associated to the SLEEP or DEEP SLEEP/S2R states.

Table 8-10 shows the corresponding state assignment based on the state of the NSLEEPn and their corresponding mask signals using the example PFSM from Figure 8-6.

Table 8-10. NSLEEPn Transitions and Mission State Assignments

| rabio o Torroccer ir transitionio ana imporon otato 7 congrimento |            |            |              |              |                |            |  |  |
|-------------------------------------------------------------------|------------|------------|--------------|--------------|----------------|------------|--|--|
| Current State                                                     | NSLEEP1    | NSLEEP2    | NSLEEP1 MASK | NSLEEP2 MASK | Trigger to FSM | Next State |  |  |
| DEEP SLEEP/S2R                                                    | 0          | 0 → 1      | 0            | 0            | TRIGGER B      | MCU ONLY   |  |  |
| DEEP SLEEP/S2R                                                    | 0 → 1      | 0 → 1      | 0            | 0            | TRIGGER A      | ACTIVE     |  |  |
| DEEP SLEEP/S2R                                                    | Don't care | 0 → 1      | 1            | 0            | TRIGGER A      | ACTIVE     |  |  |
| DEEP SLEEP/S2R<br>or MCU ONLY                                     | 0 → 1      | Don't care | 0            | 1            | TRIGGER A      | ACTIVE     |  |  |
| MCU ONLY                                                          | 0 → 1      | 1          | 0            | 0            | TRIGGER A      | ACTIVE     |  |  |



Table 8-10. NSLEEPn Transitions and Mission State Assignments (continued)

| Current State | NSLEEP1    | NSLEEP2    | NSLEEP1 MASK | NSLEEP2 MASK | Trigger to FSM | Next State           |
|---------------|------------|------------|--------------|--------------|----------------|----------------------|
| MCU ONLY      | 0          | 1 → 0      | 0            | 0            | TRIGGER D      | DEEP SLEEP<br>or S2R |
| MCU ONLY      | Don't care | 1 → 0      | 1            | 0            | TRIGGER D      | DEEP SLEEP<br>or S2R |
| ACTIVE        | 1 → 0      | 1          | 0            | 0            | TRIGGER B      | MCU ONLY             |
| ACTIVE        | 1 → 0      | 1 → 0      | 0            | 0            | TRIGGER D      | DEEP SLEEP<br>or S2R |
| ACTIVE        | Don't care | 1 → 0      | 1            | 0            | TRIGGER D      | DEEP SLEEP<br>or S2R |
| ACTIVE        | 1 → 0      | Don't care | 0            | 1            | TRIGGER B      | MCU ONLY             |

#### 8.4.2.4.2.2 WKUP1 and WKUP2 Functions

The WKUP1 and WKUP2 functions are activated through the edge detection on all GPIO pins. Any one of these GPIO pins when configured as an input pin can be configured to wake up the device by setting GPIOn\_SEL bit to select the WKUP1 or WKUP2 functions. In the example PFSM depicted in Figure 8-6, when a GPIO pin is configured as a WKUP1 pin, a rising or falling edge detected at the input of this pin (configurable by the GPIOn\_FALL\_MASK and the GPIOn\_RISE\_MASK bits) wakes up the device to the ACTIVE state. Likewise if a GPIO pin is configured as a WKUP2 pin, a detected edge wakes up the device to the MCU ONLY state. If multiple edge detections of WKUP signals occur simultaneous, the device goes to the state in the following priority order:

- 1. ACTIVE
- 2. MCU ONLY

When a valid edge is detected at a WKUP pin, the nINT pin generates an interrupt to signal the MCU of the wake-up event, and the GPIOx\_INT interrupt bit is set. The wake request remains active until the GPIOx\_INT bit is cleared by the MCU. While the wake request is executing, the device does not react to sleep requests to enter a lower power state until the corresponding GPIOx\_INT interrupt bit is cleared to cancel the wake request. After the wake request is canceled, the device returns to the state indicated by the NSLEEP1 and NSLEEP2 signals as shown in Table 8-10.

The WKUP1 and WKUP2 functions can be used in all Mission States and also in LP\_STANDBY state.

### 8.4.3 Error Handling Operations

The FSM engine of the LP8764-Q1 device is designed to handle the following types of errors throughout the operation:

- · Power Rail Output Error
- Boot BIST Error
- Runtime BIST Error
- Catastrophic Error
- Watchdog Error
- · Error Signal Monitor (ESM) Error
- Warnings

## 8.4.3.1 Power Rail Output Error

A power rail output error occurs when an error condition is detected from the output rails of the device that are used to power the attached MCU or SoC. These errors include the following:

- Rails not reaching or maintaining within the power good voltage level threshold.
- A short condition that is detected at a regulator output.
- The load current that exceeds the forward current limit.

The BUCKn\_GRP\_SEL, VMONn\_GRP\_SEL and VCCA\_GRP\_SEL registers are used to configure the rail group for all of the Bucks and the voltage monitors that are available for external rails. The selectable rail groups are

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.ti.com

MCU rail group, SoC rail group, or other rail group. The LP8764-Q1 device is designed to react differently when an error is detected from a power resource assigned to the different rail groups.

Figure 8-4 shows how the SOC RAIL TRIG[1:0], MCU RAIL TRIG[1:0], and OTHER RAIL TRIG[1:0] registers are used as the Immediate Shutdown Trigger Mask, Orderly Shutdown Trigger Mask, MCU Power Error Trigger Mask, or the SoC Power Error Trigger Mask. The settings of these register bits determine the error handling sequence that the assigned groups of rails perform in case of an output error. The PFSM engine can be configured to execute the appropriate error handling sequence for the following error handling sequence options: immediate shutdown, orderly shutdown, MCU power error, or SOC power error. For example, if an immediate shutdown sequence is assigned to the MCU rail group through the MCU RAIL TRIG[1:0], any failure detected in this group of rails causes the IMMEDIATE\_SHUTDOWN trigger to be executed. This trigger is expected to start the immediate shutdown sequence and cause the device to enter the SAFE RECOVERY state. The device immediately resets the attached MCU and SoC by driving the nRSTOUT and nRSTOUT SoC pins low. All of the power resources assigned to the MCU and SOC shut down immediately without a sequencing order. The nINT pin signals that an MCU PWR ERR INT interrupt event has occurred and the EN DRV pin is forced low. If the error is recoverable within the recovery time interval, the device increments the recovery count, returns to INIT state, and reattempts the power up sequence (if the recovery count has not exceeded the counter threshold). If the recovery count has already exceeded the threshold, the device stays in the SAFE RECOVERY state until VCCA voltage is below the VCCA UVLO threshold and the device is power cycled.

The power resources assigned to the SoC rail group are typically assigned to the SOC power error handling sequence. In this PFSM example depicted in Figure 8-6, when a power resource in this group is detected, the PFSM typically causes the device to execute the shutdown of all the resources assigned to the SoC rail group, and the device enters the MCU ONLY state. The device immediately resets the attached SoC by toggling the nRSTOUT SoC pin. The reset output to the MCU and the resources assigned to the MCU rail group remain unchanged. The EN DRV pin also remains unchanged, and the nINT pin signals that an SOC PWR ERR INT interrupt event has occurred. To recover from the MCU ONLY state after a SOC power error, the MCU software must set NSLEEP1 signal to '0' while NSLEEP2 signal remains '1'. This action signals LP8764-Q1 that MCU has acknowledged the SOC power error, and is ready to return to normal operation. MCU can then set the NSLEEP1 signal back to '1' for the device to return to ACTIVE state and reattempt the SoC power up. Refer to Section 8.4.2.4.2.1 for information regarding the setting of the NSLEEP1 and NSLEEP2 signals.

#### 8.4.3.2 Boot BIST Error

Boot BIST error occurs when the device is not able to pass the BOOT BIST during device power up. Every failure of the BOOT BIST attempt causes the recovery count to increment as the device enters the SAFE RECOVERY state. If the count value is smaller than the counter threshold, the device attempts to enter the INIT state again and reattempts the BOOT BIST until the recovery count reaches the maximum threshold. When this occurs, the device stays in the SAFE RECOVERY state until VCCA voltage is below the VCCA UVLO threshold and the device is power cycled.

### 8.4.3.3 Runtime BIST Error

Runtime BIST error occurs when the device is not able to pass the Runtime BIST while the device is in an operation state. This error creates an immediate shutdown condition, that causes the device to execute the immediate shutdown sequence and enter the SAFE RECOVERY state. The device immediately resets the attached MCU and SoC by driving the nRSTOUT and nRSTOUT SoC pins low. All of the power resources assigned to the MCU and SOC are immediately shut down. The EN\_DRV pin is forced low, and the nINT pin is driven low to signal an interrupt event has occurred.

## 8.4.3.4 Catastrophic Error

Catastrophic errors are errors that affect multiple power resources such as errors detected in supply voltage, LDOVINT supply for control logic, errors on internal clock signals, and device temperature passing the thermal shutdown threshold, error detected on the SPMI bus, or an error detected in the PFSM sequence.

Following errors are grouped as severe errors:

- VCCA □ OVP threshold
- Junction temperature ☐ immediate shutdown level



### Error in PFSM Sequence

For these above listed errors, depending on the setting of bits SEVERE\_ERR\_TRIG[1:0], an immediate or orderly shutdown condition is created. The PFSM executes the corresponding sequence for the IMMEDIATE SHUTDOWN trigger or the ORDERLY SHUTDOWN trigger and enters the SAFE RECOVERY state.

Following errors are grouped as moderate errors:

- Junction temperature □ orderly shutdown level
- BIST failure
- CRC error in register map
- · Recovery counter exceeding the threshold value
- Error on SPMI bus
- Readback error on nRSTOUT pin or nINT pin

For these above listed errors, depending on the setting of bits MODERATE\_ERR\_TRIG[1:0], an immediate or orderly shutdown condition is created. The PFSM executes the corresponding sequence for the IMMEDIATE SHUTDOWN trigger or the ORDERLY SHUTDOWN trigger and enters the SAFE RECOVERY state.

For following errors, the device performs an immediate shutdown and resets all internal logic circuits:

- VCCA < UVLO threshold</li>
- Error on LDOVINT supply
- Errors on internal clock signals
- Unrecoverable CRC error in the SRAM memory of the PFSM

For all of the above listed errors, the device resets the attached MCU and SoC by driving the GPIO pins used as nRSTOUT and nRSTOUT SoC pins low. All of the power resources assigned to the MCU and SOC are shut down. The nINT pin is driven low to signal an interrupt event has occurred, and the GPIO pins used as EN DRV pin is forced low.

### 8.4.3.5 Watchdog (WDOG) Error

Watchdog (WD) describes details about the Watchdog (WDOG) errors detection mechanisms.

### 8.4.3.6 Error Signal Monitor (ESM) Error

There is one Error Signal Monitor (ESM) available for the LP8764-Q1 device, designed to detect and handle the error signal received from the attached MCU. The error detection mechanisms for the monitor is described in detail under Section 8.15.

## 8.4.3.7 Warnings

Warning are non-catastrophic errors. When such an error occurs while the device is in the operating states, the device detects the error and handles the error through the interrupt handler. These are errors such as thermal warnings, I2C, or SPI communication errors, or power resource current limit detection while the output voltage still maintains within the power good threshold. When these errors occur, the nINT pin is driven low to signal an interrupt event has occurred. The device remains in the operation state and the state of the EN DRV pin, the power resources, and the reset outputs remain unchanged.

The power resource current limit detection can, by setting bit EN ILIM FSM CTRL=1, be configured such that it is handled as a Power Rail Output Error as described in Section 8.4.3.1.

Product Folder Links: LP8764-Q1

## 8.4.4 Device Start-up Timing

Figure 8-7 shows the timing diagram of the LP8764-Q1 after the first supply detection.



Figure 8-7. Device Start-up Timing Diagram

 $t_{\text{INIT\_REF\_CLK\_LDO}}$  is the start-up time for the reference block, LDOVINT and internal oscillator.  $t_{\text{INIT\_NVM\_ANALOG}}$  is the time for the device to load the default values of the NVM configurable registers from the NVM memory, and the start-up time for the analog circuits in the device. Both  $t_{\text{INIT\_REF\_CLK\_LDO}}$  and  $t_{\text{INIT\_NVM\_ANALOG}}$  are defined in the electrical characterization table.

 $t_{\mathsf{BOOT}\ \mathsf{BIST}}$  is the sum of  $t_{\mathsf{ABISTrun}}$  and  $t_{\mathsf{LBISTrun}}$ , which are defined in the electrical characterization tables.

The Power Sequence time is the total time for the device to complete the power up sequence. Please refer to Section 8.4.5 for more details.

The reset delay time is a configurable wait time for the nRSTOUT and the nRSTOUT\_SoC release after the power up sequence is completed.

# 8.4.5 Power Sequences

A power sequence is an automatic preconfigured sequence the LP8764-Q1 device applies to its resources, which include the states of the BUCKs and the GPIO output signals. For a detailed description of the GPIOs signals, please refer to General-Purpose I/Os (GPIO Pins).

Figure 8-8 shows an example of a power up transition followed by a power down transition. The power up sequence is triggered through a valid on request, and the power down sequence is trigger by a valid off request. The resources controlled (for this example) are: BUCK3, BUCK2, REGEN1, SYNCCLKOUT, and nRSTOUT. The time between each resource enable and disable (TinstX) is also part of the preconfigured sequence definition.

When a resource is not assigned to any power sequence, it remains in off mode. The MCU can enable and configure this resource independently when the power sequence completes.





Figure 8-8. Power Sequence Example

As the power sequences of the LP8764-Q1 device are defined according to the processor requirements, the total time for the completion of the power sequence varies across various system definitions.

### 8.4.6 First Supply Detection

The LP8764-Q1 device can be configured to automatically start up from a first supply-detection (FSD) event detection. This feature is enabled by setting the FSD\_MASK register bit to '0', and driving ENABLE pin active if ENABLE pin function is selected for GPIO. When the device is powered up from the NO SUPPLY state, the FSD detection is validated after the NVM default for this feature is loaded into the device memory.

When the FSD feature is enabled, the PMIC immediately powers up from the NO SUPPLY state to an operation state, configured by the STARTUP\_DEST[1:0] bits when VCCA > VCCA\_UV, while VCCA\_UV gating is performed, and only when VCCA voltage monitoring is enabled (VCCA\_VMON\_EN = 1). After the device arrives the corresponding STARTUP\_DEST[1:0] operation state, the MCU must setup the NSLEEP1 and NSLEEP2 signals accordingly before clearing the FSD\_INT interrupt. Once the interrupt is cleared, the device either stays in the current state or moves to the destination state according to the state of the NSLEEP1/2 signals as specified in Table 8-10.

#### 8.5 Power Resources

The power resources provided by the LP8764-Q1 device include 4 inductor-based buck regulators. These supply resources provide the required power to the external processor cores, external components, and to modules embedded in the LP8764-Q1 device. The supply of the bucks, the PVIN\_Bx pins, must connect to the VCCA pin externally.

### 8.5.1 Buck Regulators

### 8.5.1.1 BUCK Regulator Overview

The LP8764-Q1 includes four synchronous buck converters, that can be combined in a multi-phase configuration. All of the buck converters support the following features:

- · Automatic mode control based on the loading (PFM or PWM mode) or Forced-PWM mode operation
- External clock synchronization option to minimize crosstalk
- Optional spread spectrum technique to reduce EMI
- Soft start
- AVS support with configurable slew-rate
- · Windowed undervoltage and overvoltage monitors with configurable threshold
- · Windowed voltage monitor for external supply when the buck converter is disabled
- Output Current Limit
- · Short-to-Ground Detection on SW Bx pins at start-up of the buck regulator



When the outputs of these buck converters are combined in multi-phase configuration, it also supports the following features:

- Current balancing between the phases of the converter
- Differential voltage sensing from point of the load
- Phase shifted outputs for EMI reduction
- Optional dynamic phase shedding or adding

There are two modes of operation for the buck converter, depending on the required output current: pulse-width modulation (PWM) and pulse-frequency modulation (PFM). The converter operates in PWM mode at high load currents of approximately 600 mA or higher. Lighter output current loads cause the converter to automatically switch into PFM mode for reduced current consumption. The device avoids pulse skipping and allows easy filtering of the switch noise by external filter components when forced-PWM mode is selected (BUCKn FPWM = 1). The forced-PWM mode is the recommended mode of operation for the buck converter to achieve better ripple and transient performance. The drawback of this forced-PWM mode is the higher quiescent current at low output current levels.

When operating in PWM mode the phases of a multi-phase regulator are automatically added or shed based on the load current level. The forced multi-phase mode can be enabled for lower ripple at the output.

A multi-phase synchronous BUCK converter offers several advantages over a single power stage converter. Lower ripple on the input and output currents and faster transient response to load steps are the most significant advantages for application processor power delivery. The heat generated is greatly reduced for each channel due to the fact that power loss is proportional to the square of current with the even distribution of the load current in a multi-phase output configuration. The physical size of the output inductor shrinks significantly due to this heat reduction.

Figure 8-9 shows a block diagram of a single core.

Figure 8-10 shows the interleaving switching action of the multi-phase converters.



Figure 8-9. BUCK Core Block Diagram





Figure 8-10. Example of PWM Timings, Inductor Current Waveforms, and Total Output Current in 4-Phase Configuration. <sup>1</sup>

### 8.5.1.2 Multi-Phase Operation and Phase-Adding or Shedding

The 4-phase converters (BUCK1, BUCK2, BUCK3, and BUCK4) switches each channel 90° apart under heavy load conditions. As a result, the 4-phase converter has an effective ripple frequency four times greater than the switching frequency of any one phase. In the same way, 3-phase converter has an effective ripple frequency three times greater and 2-phase converter has an effective ripple frequency two times greater than the switching frequency of any one phase; the parallel operation, however, decreases the efficiency at light load conditions. The LP8764-Q1 can change the number of active phases to optimize efficiency for the variations of the load in order to overcome this operational inefficiency. The process in which the multi-phase buck regulator in case of increasing load current automatically increases the number of active phases is called phase adding. The process in which the multi-phase buck regulator in case of decreasing load current automatically decreases the number of active phases is called phase shedding. The concept is shown in Figure 8-11.

The converter can be forced to multi-phase operation by the BUCKn\_FPWM\_MP bit in BUCKn\_CTRL1 register. If the regulator operates in forced multi-phase mode , each phase automatically operates in the forced-PWM mode. If the multi-phase operation is not forced, the number of phases are added and shed automatically to follow the required output current.

Graph is not in scale and is for illustrative purposes only.



Figure 8-11. Multiphase BUCK Converter Efficiency vs Number of Phases (Converters in PWM Mode) <sup>2</sup>

#### 8.5.1.3 Transition Between PWM and PFM Modes

The forced-PWM mode operation with phase-adding or shedding optimizes efficiency at mid-to-full load. TheLP8764-Q1 converter operates in PWM mode at load current of about 600 mA or higher. The device automatically switches into PFM mode for reduced current consumption when forced-PWM mode is disabled (BUCKn\_FPWM = 0) at lighter load-current levels. A high efficiency is achieved over a wide output-load-current range by combining the PFM and the PWM modes.

### 8.5.1.4 Spread-Spectrum Mode

The LP8764-Q1 device supports spread-spectrum modulation of the switching clock signal used by the BUCK regulators. Three factory-selectable modulation modes are available: the first mode is modulation from external input clock at the SYNCCLKIN pin; the second mode is modulating the input clock at the SYNCCLKIN pin using the DPLL; the third mode is modulating the internal 20-MHz RC-Oscillator clock using the DPLL.

The spread-spectrum modulation mode is pre-configured in NVM. Changing this modulation mode during operation is not supported.

The modulation frequency range is limited by the DPLL bandwidth. The max frequency spread for the input clock to the DPLL is ±18% to secure parametric compliance of the BUCK output performance.

The internal modulation is disabled by default and can be enabled and configured after power up. Internal modulation is activated by setting the SS\_EN control bit. The internal modulation must be disabled (SS\_EN = 0) when changing the following parameter:

SS\_DEPTH[1:0] – Spread Spectrum modulation depth

When internal modulation is enabled and configured, it can be disabled by the system MCU during operation. The device transition to different mission states does not impact internal modulation when it is enabled and configured.

### 8.5.1.5 Adaptive Voltage Scaling (AVS) and Dynamic Voltage Scaling (DVS) Support

An AVS or a DVS voltage value can be configured by the attached MCU after the BUCK regulator is powered up to the default output voltage selected in register BUCKn\_VSET1, that loads its default value from NVM. The

<sup>&</sup>lt;sup>2</sup> Graph is not in scale and is for illustrative purposes only.

purpose of the AVS/DVS voltage is to set the BUCK output voltage to enable optimal efficiency and performance of the attached SoC.

All of BUCK regulators in the LP8764-Q1 device support AVS and DVS voltage scaling changes. Once the AVS/DVS voltage value is written into the BUCKn\_VSET1 or BUCKn\_VSET2 register, and the MCU sets the BUCKn\_VSEL register to select the AVS/DVS voltage, the output of the BUCK regulator remains at the AVS/DVS voltage level instead of the default voltage from NVM until one of the following events occur:

- Error that causes the device to re-initialize itself through a power cycle after reaching the SAFE RECOVERY state
- Error that causes the device to execute warm reset
- MCU configures the device to enter the LP STANDBY state if SKIP\_LP\_STANDBY\_EE\_READ = 0

Figure 8-12 shows the arbitration scheme for loading the output level of the BUCK regulator from the AVS register using the BUCKn VSET control registers.



are located in BUCKx\_CTRL register

Figure 8-12. AVS/DVS Configuration Register Arbitration Diagram

The digital control block automatically updates the OV and UV threshold of the BUCK output voltage monitor during the AVS or DVS voltage change. When the output voltage is increased, the OV threshold is updated at the same time the BUCKn\_VSETx is updated to the AVS voltage level, while the UV threshold is updated after a delay calculated by Equation 1.

When the output voltage is decreased, the UV threshold is updated at the same time the BUCKn\_VSETx is updated to the AVS voltage level, while the OV threshold is updated after a delay calculated by Equation 1.

$$t_{PG OV UV DELAY} = (dV / BUCKn_SLEW_RATE) + t_{settle Bx}$$
 (1)

In order to prevent erroneous voltage monitoring, the digital block also temporarily masks the results of the OV and UV monitor from the regulator output when the BUCK regulator is enabled and the voltage is rising to the BUCKn\_VSETx level. The duration of the mask starts from the time the BUCK regulator is enabled. The BUCK OV monitor output is masked for a fixed delay time of  $t_{PG_OV_GATE}$ , that is approximately 115  $\mu$ s – 128  $\mu$ s. The UV monitor output is masked for the time duration calculated by Equation 2. The 370- $\mu$ s additional delay time in the formula includes the start-up delay of the BUCK regulator, the fixed delay after the ramp, and the time for the BIST operation of the OV and UV monitors.

$$t_{PG\_UV\_GATE} = (BUCKn\_VSET / BUCKn\_SLEW\_RATE) + 370 \mu s$$
 (2)

#### Note

Because output capacitance, forward and negative current limits and load current of the BUCK regulator may affect the slew rate of the BUCK regulator output voltage, the delay time of  $t_{PG\_UV\_GATE}$  may not be sufficient long for the slower slew rate setting when the target BUCK regulator output voltage is higher. Please refer to the PMIC User's Guide for detail information about the supported voltage level and slew rate setting combinations of a particular orderable part number.

Figure 8-13 and Figure 8-14 are timing diagrams illustrating the voltage change for AVS and DVS enabled BUCK regulators and the corresponding OV and UV monitor threshold changes.



Figure 8-13. AVS Voltage and OV UV Threshold Level Change Timing Diagram





Figure 8-14. DVS Voltage and OV UV Threshold Level Change Timing Diagram



# 8.5.1.6 BUCK Output Voltage Setting

Table 8-11 shows the coding used to select the BUCK regulator output voltage.

**Table 8-11. Output Voltage Selection for BUCK Regulators** 

| BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>20 mV steps | BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>5 mV steps | BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>5 mV steps | BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>10 mV steps | BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>20 mV steps | BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>20 mV steps |
|-----------------|--------------------------------------|-----------------|-------------------------------------|-----------------|-------------------------------------|-----------------|--------------------------------------|-----------------|--------------------------------------|-----------------|--------------------------------------|
| 0x00            | 0.3                                  | 0x0F            | 0.6                                 | 0x41            | 0.85                                | 0x73            | 1.1                                  | 0xAB            | 1.66                                 | 0xD6            | 2.52                                 |
| 0x01            | 0.32                                 | 0x10            | 0.605                               | 0x42            | 0.855                               | 0x74            | 1.11                                 | 0xAC            | 1.68                                 | 0xD7            | 2.54                                 |
| 0x02            | 0.34                                 | 0x11            | 0.61                                | 0x43            | 0.86                                | 0x75            | 1.12                                 | 0xAD            | 1.7                                  | 0xD8            | 2.56                                 |
| 0x03            | 0.36                                 | 0x12            | 0.615                               | 0x44            | 0.865                               | 0x76            | 1.13                                 | 0xAE            | 1.72                                 | 0xD9            | 2.58                                 |
| 0x04            | 0.38                                 | 0x13            | 0.62                                | 0x45            | 0.87                                | 0x77            | 1.14                                 | 0xAF            | 1.74                                 | 0xDA            | 2.6                                  |
| 0x05            | 0.4                                  | 0x14            | 0.625                               | 0x46            | 0.875                               | 0x78            | 1.15                                 | 0xB0            | 1.76                                 | 0xDB            | 2.62                                 |
| 0x06            | 0.42                                 | 0x15            | 0.63                                | 0x47            | 0.88                                | 0x79            | 1.16                                 | 0xB1            | 1.78                                 | 0xDC            | 2.64                                 |
| 0x07            | 0.44                                 | 0x16            | 0.635                               | 0x48            | 0.885                               | 0x7A            | 1.17                                 | 0xB2            | 1.8                                  | 0xDD            | 2.66                                 |
| 0x08            | 0.46                                 | 0x17            | 0.64                                | 0x49            | 0.89                                | 0x7B            | 1.18                                 | 0xB3            | 1.82                                 | 0xDE            | 2.68                                 |
| 0x09            | 0.48                                 | 0x18            | 0.645                               | 0x4A            | 0.895                               | 0x7C            | 1.19                                 | 0xB4            | 1.84                                 | 0xDF            | 2.7                                  |
| 0x0A            | 0.5                                  | 0x19            | 0.65                                | 0x4B            | 0.9                                 | 0x7D            | 1.2                                  | 0xB5            | 1.86                                 | 0xE0            | 2.72                                 |
| 0x0B            | 0.52                                 | 0x1A            | 0.655                               | 0x4C            | 0.905                               | 0x7E            | 1.21                                 | 0xB6            | 1.88                                 | 0xE1            | 2.74                                 |
| 0x0C            | 0.54                                 | 0x1B            | 0.66                                | 0x4D            | 0.91                                | 0x7F            | 1.22                                 | 0xB7            | 1.9                                  | 0xE2            | 2.76                                 |
| 0x0D            | 0.56                                 | 0x1C            | 0.665                               | 0x4E            | 0.915                               | 0x80            | 1.23                                 | 0xB8            | 1.92                                 | 0xE3            | 2.78                                 |
| 0x0E            | 0.58                                 | 0x1D            | 0.67                                | 0x4F            | 0.92                                | 0x81            | 1.24                                 | 0xB9            | 1.94                                 | 0xE4            | 2.8                                  |
|                 |                                      | 0x1E            | 0.675                               | 0x50            | 0.925                               | 0x82            | 1.25                                 | 0xBA            | 1.96                                 | 0xE5            | 2.82                                 |
|                 |                                      | 0x1F            | 0.68                                | 0x51            | 0.93                                | 0x83            | 1.26                                 | 0xBB            | 1.98                                 | 0xE6            | 2.84                                 |
|                 |                                      | 0x20            | 0.685                               | 0x52            | 0.935                               | 0x84            | 1.27                                 | 0xBC            | 2                                    | 0xE7            | 2.86                                 |
|                 |                                      | 0x21            | 0.69                                | 0x53            | 0.94                                | 0x85            | 1.28                                 | 0xBD            | 2.02                                 | 0xE8            | 2.88                                 |
|                 |                                      | 0x22            | 0.695                               | 0x54            | 0.945                               | 0x86            | 1.29                                 | 0xBE            | 2.04                                 | 0xE9            | 2.9                                  |
|                 |                                      | 0x23            | 0.7                                 | 0x55            | 0.95                                | 0x87            | 1.3                                  | 0xBF            | 2.06                                 | 0xEA            | 2.92                                 |
|                 |                                      | 0x24            | 0.705                               | 0x56            | 0.955                               | 0x88            | 1.31                                 | 0xC0            | 2.08                                 | 0xEB            | 2.94                                 |
|                 |                                      | 0x25            | 0.71                                | 0x57            | 0.96                                | 0x89            | 1.32                                 | 0xC1            | 2.1                                  | 0xEC            | 2.96                                 |
|                 |                                      | 0x26            | 0.715                               | 0x58            | 0.965                               | 0x8A            | 1.33                                 | 0xC2            | 2.12                                 | 0xED            | 2.98                                 |
|                 |                                      | 0x27            | 0.72                                | 0x59            | 0.97                                | 0x8B            | 1.34                                 | 0xC3            | 2.14                                 | 0xEE            | 3.0                                  |
|                 |                                      | 0x28            | 0.725                               | 0x5A            | 0.975                               | 0x8C            | 1.35                                 | 0xC4            | 2.16                                 | 0xEF            | 3.02                                 |
|                 |                                      | 0x29            | 0.73                                | 0x5B            | 0.98                                | 0x8D            | 1.36                                 | 0xC5            | 2.18                                 | 0xF0            | 3.04                                 |
|                 |                                      | 0x2A            | 0.735                               | 0x5C            | 0.985                               | 0x8E            | 1.37                                 | 0xC6            | 2.2                                  | 0xF1            | 3.06                                 |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

67

68



**Table 8-11. Output Voltage Selection for BUCK Regulators (continued)** 

| BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>20 mV steps | BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>5 mV steps | BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>5 mV steps | BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>10 mV steps | BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>20 mV steps | BUCKn_VSE<br>Tn | Output<br>Voltage [V]<br>20 mV steps |
|-----------------|--------------------------------------|-----------------|-------------------------------------|-----------------|-------------------------------------|-----------------|--------------------------------------|-----------------|--------------------------------------|-----------------|--------------------------------------|
|                 |                                      | 0x2B            | 0.74                                | 0x5D            | 0.99                                | 0x8F            | 1.38                                 | 0xC7            | 2.22                                 | 0xF2            | 3.08                                 |
|                 |                                      | 0x2C            | 0.745                               | 0x5E            | 0.995                               | 0x90            | 1.39                                 | 0xC8            | 2.24                                 | 0xF3            | 3.1                                  |
|                 |                                      | 0x2D            | 0.75                                | 0x5F            | 1.0                                 | 0x91            | 1.4                                  | 0xC9            | 2.26                                 | 0xF4            | 3.12                                 |
|                 |                                      | 0x2E            | 0.755                               | 0x60            | 1.005                               | 0x92            | 1.41                                 | 0xCA            | 2.28                                 | 0xF5            | 3.14                                 |
|                 |                                      | 0x2F            | 0.76                                | 0x61            | 1.01                                | 0x93            | 1.42                                 | 0xCB            | 2.3                                  | 0xF6            | 3.16                                 |
|                 |                                      | 0x30            | 0.765                               | 0x62            | 1.015                               | 0x94            | 1.43                                 | 0xCC            | 2.32                                 | 0xF7            | 3.18                                 |
|                 |                                      | 0x31            | 0.77                                | 0x63            | 1.02                                | 0x95            | 1.44                                 | 0xCD            | 2.34                                 | 0xF8            | 3.2                                  |
|                 |                                      | 0x32            | 0.775                               | 0x64            | 1.025                               | 0x96            | 1.45                                 | 0xCE            | 2.36                                 | 0xF9            | 3.22                                 |
|                 |                                      | 0x33            | 0.78                                | 0x65            | 1.03                                | 0x97            | 1.46                                 | 0xCF            | 2.38                                 | 0xFA            | 3.24                                 |
|                 |                                      | 0x34            | 0.785                               | 0x66            | 1.035                               | 0x98            | 1.47                                 | 0xD0            | 2.4                                  | 0xFB            | 3.26                                 |
|                 |                                      | 0x35            | 0.79                                | 0x67            | 1.04                                | 0x99            | 1.48                                 | 0xD1            | 2.42                                 | 0xFC            | 3.28                                 |
|                 |                                      | 0x36            | 0.795                               | 0x68            | 1.045                               | 0x9A            | 1.49                                 | 0xD2            | 2.44                                 | 0xFD            | 3.3                                  |
|                 |                                      | 0x37            | 0.8                                 | 0x69            | 1.05                                | 0x9B            | 1.5                                  | 0xD3            | 2.46                                 | 0xFE            | 3.32                                 |
|                 |                                      | 0x38            | 0.805                               | 0x6A            | 1.055                               | 0x9C            | 1.51                                 | 0xD4            | 2.48                                 | 0xFF            | 3.34                                 |
|                 |                                      | 0x39            | 0.81                                | 0x6B            | 1.06                                | 0x9D            | 1.52                                 | 0xD5            | 2.5                                  |                 |                                      |
|                 |                                      | 0x3A            | 0.815                               | 0x6C            | 1.065                               | 0x9E            | 1.53                                 |                 |                                      |                 |                                      |
|                 |                                      | 0x3B            | 0.82                                | 0x6D            | 1.07                                | 0x9F            | 1.54                                 |                 |                                      |                 |                                      |
|                 |                                      | 0x3C            | 0.825                               | 0x6E            | 1.075                               | 0xA0            | 1.55                                 |                 |                                      |                 |                                      |
|                 |                                      | 0x3D            | 0.83                                | 0x6F            | 1.08                                | 0xA1            | 1.56                                 |                 |                                      |                 |                                      |
|                 |                                      | 0x3E            | 0.835                               | 0x70            | 1.085                               | 0xA2            | 1.57                                 |                 |                                      |                 |                                      |
|                 |                                      | 0x3F            | 0.84                                | 0x71            | 1.09                                | 0xA3            | 1.58                                 |                 |                                      |                 |                                      |
|                 |                                      | 0x40            | 0.845                               | 0x72            | 1.095                               | 0xA4            | 1.59                                 |                 |                                      |                 |                                      |
|                 |                                      |                 |                                     |                 |                                     | 0xA5            | 1.6                                  |                 |                                      |                 |                                      |
|                 |                                      |                 |                                     |                 |                                     | 0xA6            | 1.61                                 |                 |                                      |                 |                                      |
|                 |                                      |                 |                                     |                 |                                     | 0xA7            | 1.62                                 |                 |                                      |                 |                                      |
|                 |                                      |                 |                                     |                 |                                     | 0xA8            | 1.63                                 |                 |                                      |                 |                                      |
|                 |                                      |                 |                                     |                 |                                     | 0xA9            | 1.64                                 |                 |                                      |                 |                                      |
|                 |                                      |                 |                                     |                 |                                     | 0xAA            | 1.65                                 |                 |                                      |                 |                                      |

### 8.5.2 Sync Clock Functionality

The LP8764-Q1 device contains a SYNCCLKIN input to synchronize switching clock of the buck regulator with the external clock. The block diagram of the clocking and DPLL module is shown in Figure 8-15. The external clock is selected when the external clock is available, and SEL\_EXT\_CLK = '1'. The nominal frequency of the external input clock is set by EXT\_CLK\_FREQ[1:0] bits in the NVM and it can be 1.1 MHz, 2.2 MHz, 4.4 MHz, or 8.8 MHz.

The EXT\_CLK\_INT interrupt is also generated in cases the external clock is expected, but it is not available.

The LP8764-Q1 device can also generate clock SYNCCLKOUT for external device use. The SYNCCLKOUT\_FREQ\_SEL[1:0] selects the frequency of the SYNCCLKOUT. Please note that SYNCCLKOUT\_FREQ\_SEL[1:0] must stay static while SYNCCLKOUT is used, as changing the output frequency selection may cause glitches on the clock output.



Figure 8-15. Sync Clock and DPLL Module

#### 8.5.3 Internal Low Dropout Regulator (LDOVINT)

The LDOVINT voltage regulator is dedicated to supply the digital and analog functions of the LP8764-Q1 device. The LDOVINT regulator is controlled by VCCA supply, when VCCA is available the LDOVINT is enabled.

### 8.6 Residual Voltage Checking

The residual voltage (RV) checking feature ensures the voltage level at the buck regulators or VMONx inputs is below  $V_{TH\_SC\_RV}$  before it can be ramped up the target output voltage. If BUCKn/VMONn\_RV\_SEL=1 by default, residual voltage is also checked before the device enters BOOT\_BIST state. If the residual voltage is greater than  $V_{TH\_SC\_RV}$ , the device waits until voltage goes below  $V_{TH\_SC\_RV}$  before starting BOOT\_BIST.

This feature is enabled by the BUCKn\_VMON\_EN and BUCKn\_RV\_SEL bits for each buck regulators, and by the VMONn\_EN and VMONn\_RV\_SEL bits for VMON inputs. When this feature is enabled, the voltage monitor of the corresponding regulator or monitoring input remains on after the monitoring is disabled, and remain on for the RV Timeout period. After the RV Timeout period elapses the monitored voltage is compared to the short circuit (SC) threshold of  $V_{TH\_SC\_RV}$ , and assert the corresponding BUCKn\_SC\_INT or VMONn\_RV\_INT interrupt bits if the residual voltage is still higher than the threshold voltage. The RV timeout period for the BUCK regulators and VMON inputs is automatically calculated by the digital controller inside the device by Equation 3 and Equation 4. If external voltage is monitored with buck feedback pin, buck is disabled all the time (BUCKn\_EN = 0).

$$t_{BUCK\ RV\ TIMEOUT} = BUCKn_VSET / BUCKn_SLEW_RATE + 100 \mu s$$
 (3)

$$t_{VMON\_RV\_TIMEOUT} = VMONn\_PG\_VSET / VMONn\_SLEW\_RATE + 100 \mu s$$
 (4)

Figure 8-16 shows the timing diagram of the residual voltage checking operation that results in pass or fail results.



Figure 8-16. Residual Voltage Check Timing Diagram

#### **Note**

Unless mentioned otherwise in the User's Guide for the orderable part number, the residual voltage monitoring is enabled .once, immediately after a power-up event on the VCCA input supply pin. Before the LP8764-Q1 executes the start-up sequence of the BUCK regulators, the LP8764-Q1 disables all residual voltage monitors. TI has made this implementation to prevent false-positive residual-voltage detection caused by charge accumulation in the output capacitors of the BUCK regulators or at the output voltage rails monitored through VMON\_1 (at GPIO7 pin) or VMON\_2 (at GPIO8 pin).

### 8.7 Output Voltage Monitor and PGOOD Generation

The LP8764-Q1 device monitors the undervoltage (UV) and overvoltage (OV) conditions on the output voltages of the BUCK regulators, the UV and OV conditions on the VMONn voltage monitoring input pins , and VCCA (when it is expected to be 5 V or 3.3 V), and has the option to indicate the result with a PGOOD signal. Thermal warning can also be included in the result of the PGOOD monitor if it is not masked. Either voltage and current monitoring or only voltage monitoring can be selected for PGOOD indication. This selection is set by the PGOOD\_SEL\_BUCKn register bits for each BUCK regulator (select primary phase for multi-phase regulator). When voltage and current are monitored, an active PGOOD signal active indicates that the regulator output is inside the Power-Good voltage window and that load current is below the current limit. If only voltage is monitored, then the current monitoring is ignored for the PGOOD signal.

The PGOOD signal represents the momentary status of the included indications without latching. If the PGOOD signal goes low due to an indicated warning or error condition, the PGOOD signal goes high immediately when the previous indicated warning or error condition is no longer present.

The BUCKn\_VMON\_EN bit enables the overvoltage (OV), undervoltage (UV) and short-circuit (SC) comparators. The current limit (ILIM) comparator of each BUCK regulator is activated as soon as the corresponding BUCK regulator is enabled. In order to add the current limit indication of a BUCK regulator to the PGOOD signal, the BUCKn\_VMON\_EN bit of the corresponding BUCK regulator must be set. When a BUCK is not needed as a regulated output, it can be used as a voltage monitor for an external rail. For BUCK converters, if the BUCKn\_VMON\_EN bit remains '1' while the BUCKn\_EN bit is '0', it can be used as a voltage monitor for an external rail that is connected to the FB\_Bn pin of the BUCK regulator.

When the voltage monitor for a BUCK regulator is disabled, the output of the corresponding monitor is automatically masked to prevent it from forcing PGOOD inactive. The masking allows PGOOD to be connected to other open-drain power good signals in the system.

w.ti.com SNVSAZ9 – MARCH 2022

The VCCA input voltage monitoring is enabled with VCCA\_VMON\_EN bit. The monitoring can be enabled by an NVM default setting, that starts the monitoring of the VCCA voltage after the voltage monitor passes ABIST during the BOOT BIST state. The reference voltage for the VCCA monitor can be set by the VCCA\_PG\_SET bit to either 3.3 V or 5 V. The PGOOD\_SEL\_VCCA register bit selects whether or not the result of the VCCA monitor is included in the PGOOD monitor output signal.

An NVM option is available to gate the PGOOD output with the nRSTOUT and the nRSTOUT\_SoC signals, the intended reset signals for the safety MCU and the SoC respectively. When PGOOD\_SEL\_NRSTOUT = '1', the PGOOD pin is gated by the nRSTOUT signal. When PGOOD\_SEL\_NRSTOUT\_SOC = '1', the PGOOD pin is gated by the nRSTOUT\_SoC signal. This option allows the PGOOD output to be used as an enable signal for external peripherals.

The outputs of the voltage monitors from all the output rails are combined, and PGOOD is active only if all the sources shows active status.

The type of output voltage monitoring for PGOOD signal is selected by PGOOD\_WINDOW bit. If the bit is 0, only undervoltage is monitored; if the bit is 1, then undervoltage and overvoltage are monitored.

The polarity and the output type (push-pull or open-drain) are selected by PGOOD\_POL and GPIO9\_OD bits.

Figure 8-17 shows the Power-Good generation block diagram, and Figure 8-18 shows the Power-Good waveforms.



Figure 8-17. PGOOD Block Diagram



Figure 8-18. PGOOD Waveforms

The OV and UV threshold of the voltage monitors of the BUCK regulators and VMON input voltage monitor are updated automatically by the digital control block when the voltage setting changes. When the output voltage of the regulator is increased, the OV threshold is updated at the same time the \_VSET of the regulator or the PG\_LEVEL of the VMON is changed. The UV threshold is updated after a delay calculated by the delta voltage change and the slew rate setting. When the output voltage is decreased, the UV threshold is updated at the same time the \_VSET of the regulator or PG\_SET of the VMON is changed. The OV threshold is updated after a delay calculated by the delta voltage change and the slew rate setting. The OV and UV threshold of the BUCK output voltage monitors and VMON input voltage monitors are calculated based on the target output voltage set by the corresponding BUCKn\_VSET1, BUCKn\_VSET2, or VMONn\_PG\_SET registers, and the deviation from the target output voltage set (the voltage window) by the corresponding BUCKn\_UV\_THR, BUCKn\_OV\_THR, VMONn\_UV\_THR, and the VMONn\_OV\_THR registers. For the OV and UV threshold of BUCK output monitors to update with the correct timing, the following operating procedures must be followed when updating the \_VSET values of the regulators to avoid detection of OV/UV fault:

- BUCK regulators must be enabled at the same time as or earlier than as their VMON, such that the voltage reaches its target value before OV/UV self-test (BIST) is done
- New voltage level must not be set before the start-up has finished and OV/UV self-test (BIST) is completed
- New voltage level must not be set before the previous voltage change (ramp plus settling time) has completed

It is important to note: when a regulator is enabled, a voltage monitor self-test is performed to ensure proper operation. The monitoring function is disabled and gated during this time. Figure 8-19 shows the timing diagram of the BUCK regulator UV/OV self-test. Figure 8-20 shows the timing diagram of the VMON UV/OV self-test. The monitoring function is activated after the gating period.

The self-test for VCCA, BUCK and VMON voltage monitors is done every time when the monitoring function is enabled and VMON\_ABIST\_EN=1. The self-test checks that OV and UV comparators are changing their output when the input thresholds are swapped. The self-test assumes that the input voltage is inside OV/UV threshold limits. If the voltage is outside the limits, the self-test fails and BIST\_FAIL\_INT interrupt is set. In addition, a failed self-test for over-voltage comparator sets the over-voltage interrupt.



Figure 8-19. Timing of BUCK Regulator UV/OV Self-Test

The voltage monitors of unused BUCK regulators can be used for external supply rails monitoring. In three-phase configuration, the Voltage Monitor of BUCK3 (on FB\_B3 pin) becomes a free available resource for monitoring an external supply voltage. In four-phase configuration, the Voltage Monitor of both BUCK3 (on FB\_B3 pin) and BUCK4 (on FB\_B4 pin) become free available resources for monitoring two external supply voltages. The target output voltage is set by the corresponding BUCKn\_VSET1, BUCKn\_VSET2 registers, and the deviation from the target output voltage set (the voltage window) by the corresponding BUCKn\_UV\_THR, BUCKn\_OV\_THR registers. Following aspects need to be taken into account if Voltage Monitors of unused BUCK regulators are used for monitoring external supply rails:

- For voltage monitors of unused BUCK : the maximum nominal supply voltage of the monitored supply rail is 3.3V
- For voltage monitors of unused BUCK regulators and for voltage monitors of BUCK3 and/or BUCK4 regulators if used in a three-phase or four-phase configuration: the configured values for the BUCKn\_VSET and the BUCKn\_SLEW\_RATE determine the delay-time for the voltage monitoring to become active after the corresponding BUCKn\_VMON\_EN bit is set. See equation (2) in Section 8.5.1.5. If BUCK3 and/or BUCK4 regulators are used in a three-phase or four-phase configuration: even though the values for the BUCK1\_VSET and BUCK1\_SLEW\_RATE bits determine the output voltage and slew-rate of the three-phase or four-phase output rail, the values for BUCK3\_VSET respectively BUCK4\_VSET and BUCK3\_SLEW\_RATE respectively BUCK4\_SLEW\_RATE bits determine the power-good level and the voltage monitoring delay time for the BUCK3 respectively BUCK4 Voltage Monitors.



Figure 8-20. Timing of VMON Input UV/OV Self-Test

The voltage monitoring threshold for the VMONx input pins are shown in Table 8-12.

#### Note

For Voltage Monitors that are used to monitor external supply voltages, in order to not have a failing self-test or a false-positive UV/OV detection after completion of the self-test, the actual voltage level of the external supply (VOUT\_actual) must satisfy following conditions:

- For VOUT > 1V: VOUT\_actual = VOUT\_typical +/- (75% \* Typical UV/OV Threshold 1%)
- For VOUT ≤ 1V: VOUT\_actual = VOUT\_typical +/- (Typical UV/OV Threshold 15mV)

VOUT\_typical is the configured power-good voltage level for the used Voltage Monitor in registers BUCKn\_VOUT1/2 and VMONn\_PG\_LEVEL. This requirement also applies to the voltage on the VCCA pin in case the VCCA UV/OV Monitor is used.

Table 8-12. Monitoring Voltage Selection for VMONx External Voltage Pins

| VMO               |                             | itput<br>age [V]        | VMO               |                             | itput<br>ige [V]        | VMO               |                             | tput<br>ge [V]             | VMO               |                             | tput<br>ge [V]             | VMO               |                             | tput<br>ge [V]             | VMO               |                             | tput<br>ge [V]             |
|-------------------|-----------------------------|-------------------------|-------------------|-----------------------------|-------------------------|-------------------|-----------------------------|----------------------------|-------------------|-----------------------------|----------------------------|-------------------|-----------------------------|----------------------------|-------------------|-----------------------------|----------------------------|
| Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMONx<br>_RANG<br>E = 1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RAN<br>GE = 1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 |
| 0x00              | 0.3                         | Reserve<br>d            | 0x0F              | 0.6                         | Reserv<br>ed            | 0x41              | 0.85                        | 4.25                       | 0x73              | 1.1                         | Reserv<br>ed               | 0xAB              | 1.66                        | Reser<br>ved               | 0xD6              | 2.52                        | Reser<br>ved               |
| 0x01              | 0.32                        | Reserve<br>d            | 0x10              | 0.605                       | Reserv<br>ed            | 0x42              | 0.855                       | 4.275                      | 0x74              | 1.11                        | Reserv<br>ed               | 0xAC              | 1.68                        | Reser<br>ved               | 0xD7              | 2.54                        | Reser<br>ved               |
| 0x02              | 0.34                        | Reserve<br>d            | 0x11              | 0.61                        | Reserv<br>ed            | 0x43              | 0.86                        | 4.3                        | 0x75              | 1.12                        | Reserv<br>ed               | 0xAD              | 1.7                         | Reser<br>ved               | 0xD8              | 2.56                        | Reser<br>ved               |
| 0x03              | 0.36                        | Reserve<br>d            | 0x12              | 0.615                       | Reserv<br>ed            | 0x44              | 0.865                       | 4.325                      | 0x76              | 1.13                        | Reserv<br>ed               | 0xAE              | 1.72                        | Reser<br>ved               | 0xD9              | 2.58                        | Reser<br>ved               |
| 0x04              | 0.38                        | Reserve<br>d            | 0x13              | 0.62                        | Reserv<br>ed            | 0x45              | 0.87                        | 4.35                       | 0x77              | 1.14                        | Reserv<br>ed               | 0xAF              | 1.74                        | Reser<br>ved               | 0xDA              | 2.6                         | Reser<br>ved               |
| 0x05              | 0.4                         | Reserve<br>d            | 0x14              | 0.625                       | Reserv<br>ed            | 0x46              | 0.875                       | 4.375                      | 0x78              | 1.15                        | Reserv<br>ed               | 0xB0              | 1.76                        | Reser<br>ved               | 0xDB              | 2.62                        | Reser<br>ved               |



Table 8-12. Monitoring Voltage Selection for VMONx External Voltage Pins (continued)

| VMO               | Oı                          | able 8-1<br>utput<br>age [V] | VMO               | Ou                          | tput<br>ge [V]          | VMO               | Ou                          | tput<br>ge [V]             | VMO               | Ou                          | tput<br>ge [V]             | VMO               | Ou                          | tput<br>ge [V]             | VMO               | Ou                          | tput<br>ge [V]             |
|-------------------|-----------------------------|------------------------------|-------------------|-----------------------------|-------------------------|-------------------|-----------------------------|----------------------------|-------------------|-----------------------------|----------------------------|-------------------|-----------------------------|----------------------------|-------------------|-----------------------------|----------------------------|
| Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMONx<br>_RANG<br>E = 1      | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RAN<br>GE = 1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 |
| 0x06              | 0.42                        | Reserve<br>d                 | 0x15              | 0.63                        | Reserv<br>ed            | 0x47              | 0.88                        | 4.4                        | 0x79              | 1.16                        | Reserv<br>ed               | 0xB1              | 1.78                        | Reser<br>ved               | 0xDC              | 2.64                        | Reser<br>ved               |
| 0x07              | 0.44                        | Reserve<br>d                 | 0x16              | 0.635                       | Reserv<br>ed            | 0x48              | 0.885                       | 4.425                      | 0x7A              | 1.17                        | Reserv<br>ed               | 0xB2              | 1.8                         | Reser<br>ved               | 0xDD              | 2.66                        | Reser<br>ved               |
| 0x08              | 0.46                        | Reserve<br>d                 | 0x17              | 0.64                        | Reserv<br>ed            | 0x49              | 0.89                        | 4.45                       | 0x7B              | 1.18                        | Reserv<br>ed               | 0xB3              | 1.82                        | Reser<br>ved               | 0xDE              | 2.68                        | Reser<br>ved               |
| 0x09              | 0.48                        | Reserve<br>d                 | 0x18              | 0.645                       | Reserv<br>ed            | 0x4A              | 0.895                       | 4.475                      | 0x7C              | 1.19                        | Reserv<br>ed               | 0xB4              | 1.84                        | Reser<br>ved               | 0xDF              | 2.7                         | Reser<br>ved               |
| 0x0A              | 0.5                         | Reserve<br>d                 | 0x19              | 0.65                        | Reserv<br>ed            | 0x4B              | 0.9                         | 4.5                        | 0x7D              | 1.2                         | Reserv<br>ed               | 0xB5              | 1.86                        | Reser<br>ved               | 0xE0              | 2.72                        | Reser<br>ved               |
| 0x0B              | 0.52                        | Reserve<br>d                 | 0x1A              | 0.655                       | Reserv<br>ed            | 0x4C              | 0.905                       | 4.525                      | 0x7E              | 1.21                        | Reserv<br>ed               | 0xB6              | 1.88                        | Reser<br>ved               | 0xE1              | 2.74                        | Reser<br>ved               |
| 0x0C              | 0.54                        | Reserve<br>d                 | 0x1B              | 0.66                        | Reserv<br>ed            | 0x4D              | 0.91                        | 4.55                       | 0x7F              | 1.22                        | Reserv<br>ed               | 0xB7              | 1.9                         | Reser<br>ved               | 0xE2              | 2.76                        | Reser<br>ved               |
| 0x0D              | 0.56                        | Reserve<br>d                 | 0x1C              | 0.665                       | Reserv<br>ed            | 0x4E              | 0.915                       | 4.575                      | 0x80              | 1.23                        | Reserv<br>ed               | 0xB8              | 1.92                        | Reser<br>ved               | 0xE3              | 2.78                        | Reser<br>ved               |
| 0x0E              | 0.58                        | Reserve<br>d                 | 0x1D              | 0.67                        | 3.35                    | 0x4F              | 0.92                        | 4.6                        | 0x81              | 1.24                        | Reserv<br>ed               | 0xB9              | 1.94                        | Reser<br>ved               | 0xE4              | 2.8                         | Reser<br>ved               |
|                   |                             |                              | 0x1E              | 0.675                       | 3.375                   | 0x50              | 0.925                       | 4.625                      | 0x82              | 1.25                        | Reserv<br>ed               | 0xBA              | 1.96                        | Reser<br>ved               | 0xE5              | 2.82                        | Reser<br>ved               |
|                   |                             |                              | 0x1F              | 0.68                        | 3.4                     | 0x51              | 0.93                        | 4.65                       | 0x83              | 1.26                        | Reserv<br>ed               | 0xBB              | 1.98                        | Reser<br>ved               | 0xE6              | 2.84                        | Reser<br>ved               |
|                   |                             |                              | 0x20              | 0.685                       | 3.425                   | 0x52              | 0.935                       | 4.675                      | 0x84              | 1.27                        | Reserv<br>ed               | 0xBC              | 2                           | Reser<br>ved               | 0xE7              | 2.86                        | Reser<br>ved               |
|                   |                             |                              | 0x21              | 0.69                        | 3.45                    | 0x53              | 0.94                        | 4.7                        | 0x85              | 1.28                        | Reserv<br>ed               | 0xBD              | 2.02                        | Reser<br>ved               | 0xE8              | 2.88                        | Reser<br>ved               |
|                   |                             |                              | 0x22              | 0.695                       | 3.475                   | 0x54              | 0.945                       | 4.725                      | 0x86              | 1.29                        | Reserv<br>ed               | 0xBE              | 2.04                        | Reser<br>ved               | 0xE9              | 2.9                         | Reser<br>ved               |
|                   |                             |                              | 0x23              | 0.7                         | 3.5                     | 0x55              | 0.95                        | 4.75                       | 0x87              | 1.3                         | Reserv<br>ed               | 0xBF              | 2.06                        | Reser<br>ved               | 0xEA              | 2.92                        | Reser<br>ved               |
|                   |                             |                              | 0x24              | 0.705                       | 3.525                   | 0x56              | 0.955                       | 4.775                      | 0x88              | 1.31                        | Reserv<br>ed               | 0xC0              | 2.08                        | Reser<br>ved               | 0xEB              | 2.94                        | Reser<br>ved               |
|                   |                             |                              | 0x25              | 0.71                        | 3.55                    | 0x57              | 0.96                        | 4.8                        | 0x89              | 1.32                        | Reserv<br>ed               | 0xC1              | 2.1                         | Reser<br>ved               | 0xEC              | 2.96                        | Reser<br>ved               |
|                   |                             |                              | 0x26              | 0.715                       | 3.575                   | 0x58              | 0.965                       | 4.825                      | 0x8A              | 1.33                        | Reserv<br>ed               | 0xC2              | 2.12                        | Reser<br>ved               | 0xED              | 2.98                        | Reser<br>ved               |
|                   |                             |                              | 0x27              | 0.72                        | 3.6                     | 0x59              | 0.97                        | 4.85                       | 0x8B              | 1.34                        | Reserv<br>ed               | 0xC3              | 2.14                        | Reser<br>ved               | 0xEE              | 3.0                         | Reser<br>ved               |
|                   |                             |                              | 0x28              | 0.725                       | 3.625                   | 0x5A              | 0.975                       | 4.875                      | 0x8C              | 1.35                        | Reserv<br>ed               | 0xC4              | 2.16                        | Reser<br>ved               | 0xEF              | 3.02                        | Reser<br>ved               |

Table 8-12. Monitoring Voltage Selection for VMONx External Voltage Pins (continued)

| VMO               | Οι                          | able o-l<br>itput<br>age [V] | VMO               | Ou                          | tput<br>ge [V]          | VMO               | Ou                          | tput<br>ge [V]             | VMO               | Ou                          | tput<br>ige [V]            | VMO               | Ou                          | tput<br>ge [V]             | VMO  | Ou                          | tput<br>ge [V]             |
|-------------------|-----------------------------|------------------------------|-------------------|-----------------------------|-------------------------|-------------------|-----------------------------|----------------------------|-------------------|-----------------------------|----------------------------|-------------------|-----------------------------|----------------------------|------|-----------------------------|----------------------------|
| Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMONx<br>_RANG<br>E = 1      | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RAN<br>GE = 1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 |      | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RA<br>NGE =<br>1 |
|                   |                             |                              | 0x29              | 0.73                        | 3.65                    | 0x5B              | 0.98                        | 4.9                        | 0x8D              | 1.36                        | Reserv<br>ed               | 0xC5              | 2.18                        | Reser<br>ved               | 0xF0 | 3.04                        | Reser<br>ved               |
|                   |                             |                              | 0x2A              | 0.735                       | 3.675                   | 0x5C              | 0.985                       | 4.925                      | 0x8E              | 1.37                        | Reserv<br>ed               | 0xC6              | 2.2                         | Reser<br>ved               | 0xF1 | 3.06                        | Reser<br>ved               |
|                   |                             |                              | 0x2B              | 0.74                        | 3.7                     | 0x5D              | 0.99                        | 4.95                       | 0x8F              | 1.38                        | Reserv<br>ed               | 0xC7              | 2.22                        | Reser<br>ved               | 0xF2 | 3.08                        | Reser<br>ved               |
|                   |                             |                              | 0x2C              | 0.745                       | 3.725                   | 0x5E              | 0.995                       | 4.975                      | 0x90              | 1.39                        | Reserv<br>ed               | 0xC8              | 2.24                        | Reser<br>ved               | 0xF3 | 3.1                         | Reser<br>ved               |
|                   |                             |                              | 0x2D              | 0.75                        | 3.75                    | 0x5F              | 1.0                         | 5.0                        | 0x91              | 1.4                         | Reserv<br>ed               | 0xC9              | 2.26                        | Reser<br>ved               | 0xF4 | 3.12                        | Reser<br>ved               |
|                   |                             |                              | 0x2E              | 0.755                       | 3.775                   | 0x60              | 1.005                       | Reserv<br>ed               | 0x92              | 1.41                        | Reserv<br>ed               | 0xCA              | 2.28                        | Reser<br>ved               | 0xF5 | 3.14                        | Reser<br>ved               |
|                   |                             |                              | 0x2F              | 0.76                        | 3.8                     | 0x61              | 1.01                        | Reserv<br>ed               | 0x93              | 1.42                        | Reserv<br>ed               | 0xCB              | 2.3                         | Reser<br>ved               | 0xF6 | 3.16                        | Reser<br>ved               |
|                   |                             |                              | 0x30              | 0.765                       | 3.825                   | 0x62              | 1.015                       | Reserv<br>ed               | 0x94              | 1.43                        | Reserv<br>ed               | 0xCC              | 2.32                        | Reser<br>ved               | 0xF7 | 3.18                        | Reser<br>ved               |
|                   |                             |                              | 0x31              | 0.77                        | 3.85                    | 0x63              | 1.02                        | Reserv<br>ed               | 0x95              | 1.44                        | Reserv<br>ed               | 0xCD              | 2.34                        | Reser<br>ved               | 0xF8 | 3.2                         | Reser<br>ved               |
|                   |                             |                              | 0x32              | 0.775                       | 3.875                   | 0x64              | 1.025                       | Reserv<br>ed               | 0x96              | 1.45                        | Reserv<br>ed               | 0xCE              | 2.36                        | Reser<br>ved               | 0xF9 | 3.22                        | Reser<br>ved               |
|                   |                             |                              | 0x33              | 0.78                        | 3.9                     | 0x65              | 1.03                        | Reserv<br>ed               | 0x97              | 1.46                        | Reserv<br>ed               | 0xCF              | 2.38                        | Reser<br>ved               | 0xFA | 3.24                        | Reser<br>ved               |
|                   |                             |                              | 0x34              | 0.785                       | 3.925                   | 0x66              | 1.035                       | Reserv<br>ed               | 0x98              | 1.47                        | Reserv<br>ed               | 0xD0              | 2.4                         | Reser<br>ved               | 0xFB | 3.26                        | Reser<br>ved               |
|                   |                             |                              | 0x35              | 0.79                        | 3.95                    | 0x67              | 1.04                        | Reserv<br>ed               | 0x99              | 1.48                        | Reserv<br>ed               | 0xD1              | 2.42                        | Reser<br>ved               | 0xFC | 3.28                        | Reser<br>ved               |
|                   |                             |                              | 0x36              | 0.795                       | 3.975                   | 0x68              | 1.045                       | Reserv<br>ed               | 0x9A              | 1.49                        | Reserv<br>ed               | 0xD2              | 2.44                        | Reser<br>ved               | 0xFD | 3.3                         | Reser<br>ved               |
|                   |                             |                              | 0x37              | 0.8                         | 4.0                     | 0x69              | 1.05                        | Reserv<br>ed               | 0x9B              | 1.5                         | Reserv<br>ed               | 0xD3              | 2.46                        | Reser<br>ved               | 0xFE | 3.32                        | Reser<br>ved               |
|                   |                             |                              | 0x38              | 0.805                       | 4.025                   | 0x6A              | 1.055                       | Reserv<br>ed               | 0x9C              | 1.51                        | Reserv<br>ed               | 0xD4              | 2.48                        | Reser<br>ved               | 0xFF | 3.34                        | Reser<br>ved               |
|                   |                             |                              | 0x39              | 0.81                        | 4.05                    | 0x6B              | 1.06                        | Reserv<br>ed               | 0x9D              | 1.52                        | Reserv<br>ed               | 0xD5              | 2.5                         | Reser<br>ved               |      |                             |                            |
|                   |                             |                              | 0x3A              | 0.815                       | 4.075                   | 0x6C              | 1.065                       | Reserv<br>ed               | 0x9E              | 1.53                        | Reserv<br>ed               |                   |                             |                            |      |                             |                            |
|                   |                             |                              | 0x3B              | 0.82                        | 4.1                     | 0x6D              | 1.07                        | Reserv<br>ed               | 0x9F              | 1.54                        | Reserv<br>ed               |                   |                             |                            |      |                             |                            |
|                   |                             |                              | 0x3C              | 0.825                       | 4.125                   | 0x6E              | 1.075                       | Reserv<br>ed               | 0xA0              | 1.55                        | Reserv<br>ed               |                   |                             |                            |      |                             |                            |



Table 8-12. Monitoring Voltage Selection for VMONx External Voltage Pins (continued)

| VMO               | Οι                          | itput<br>age [V]        | VMO               | Ou                          | itput<br>ige [V]        | VMO               | Ou                          | tput<br>ge [V] | VMO  | Ou   | tput                       | VMO  | Ou   | tput                       | VMO  | Ou   | tput<br>ge [V]             |
|-------------------|-----------------------------|-------------------------|-------------------|-----------------------------|-------------------------|-------------------|-----------------------------|----------------|------|------|----------------------------|------|------|----------------------------|------|------|----------------------------|
| Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMONx<br>_RANG<br>E = 1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | VMON<br>x_RAN<br>GE = 1 | Nx_P<br>G_SE<br>T | VMO<br>Nx_R<br>ANG<br>E = 0 | x_RA           | G_SE | Nx_R | VMON<br>x_RA<br>NGE =<br>1 | G_SE | Nx_R | VMON<br>x_RA<br>NGE =<br>1 | G_SE | Nx_R | VMON<br>x_RA<br>NGE =<br>1 |
|                   |                             |                         | 0x3D              | 0.83                        | 4.15                    | 0x6F              | 1.08                        | Reserv<br>ed   | 0xA1 | 1.56 | Reserv<br>ed               |      |      |                            |      |      |                            |
|                   |                             |                         | 0x3E              | 0.835                       | 4.175                   | 0x70              | 1.085                       | Reserv<br>ed   | 0xA2 | 1.57 | Reserv<br>ed               |      |      |                            |      |      |                            |
|                   |                             |                         | 0x3F              | 0.84                        | 4.2                     | 0x71              | 1.09                        | Reserv<br>ed   | 0xA3 | 1.58 | Reserv<br>ed               |      |      |                            |      |      |                            |
|                   |                             |                         | 0x40              | 0.845                       | 4.225                   | 0x72              | 1.095                       | Reserv<br>ed   | 0xA4 | 1.59 | Reserv<br>ed               |      |      |                            |      |      |                            |
|                   |                             |                         |                   |                             |                         |                   |                             |                | 0xA5 | 1.6  | Reserv<br>ed               |      |      |                            |      |      |                            |
|                   |                             |                         |                   |                             |                         |                   |                             |                | 0xA6 | 1.61 | Reserv<br>ed               |      |      |                            |      |      |                            |
|                   |                             |                         |                   |                             |                         |                   |                             |                | 0xA7 | 1.62 | Reserv<br>ed               |      |      |                            |      |      |                            |
|                   |                             |                         |                   |                             |                         |                   |                             |                | 0xA8 | 1.63 | Reserv<br>ed               |      |      |                            |      |      |                            |
|                   |                             |                         |                   |                             |                         |                   |                             |                | 0xA9 | 1.64 | Reserv<br>ed               |      |      |                            |      |      |                            |
|                   |                             |                         |                   |                             |                         |                   |                             |                | 0xAA | 1.65 | Reserv<br>ed               |      |      |                            |      |      |                            |

### 8.8 General-Purpose I/Os (GPIO Pins)

The LP8764-Q1 device integrates ten configurable general-purpose I/Os that are multiplexed with alternative features as listed in Pin Configuration and Functions.

For GPIOs characteristics, refer to Electrical Characteristics tables for Digital Input Signal Parameters and Digital Output Signal Parameters.

When configured as primary functions, all GPIOs are controlled through the following set of registers bits under the individual GPIOn CONF register.

- GPIOn\_DEGLITCH\_EN: Enables the 8 µs deglitch time for each GPIO pin (input)
- GPIOn PU PD EN: Enables the internal pull up or pull down resistor connected to each GPIO pin
- GPIOn\_PU\_SEL: Selects the pull up or the pull down resistor to be connected when GPIOn\_PU\_PD\_EN =
   '1'. '1' = pull-up resistor selected, '0' = pull-down resistor selected
- GPIOn OD: Configures the GPIO pin (output) as: '1' = open drain, '0' = push-pull
- GPIOn DIR: Configures the input or output direction of each GPIO pin

Each GPIO event can generate an interrupt on a rising edge, falling edge, or both, configured through the GPIOn\_FALL\_MASK and the GPIOn\_RISE\_MASK register bits. A GPIO-interrupt applies when the primary function (general-purpose I/O) has been selected and also for the following alternative functions:

- ENABLE
- EN\_DRV
- nRSTOUT
- nRSTOUT\_SOC



- PGOOD
- nERR MCU
- TRIG WDOG
- NSLEEP1. NSLEEP2
- WKUP1, WKUP2

The GPIOn\_SEL[2:0] register bits under the GPIOn\_CONF registers control the selection between a primary and an alternative function. When a pre-defined function is selected, some predetermined IO characteristics (such as pullup, pulldown, push-pull or open drain) for the pin are enforced regardless of the settings of the associated GPIO configuration register. Please note that if the GPIOn\_SEL[2:0] is changed during device operation, a signal glitch may occur, which may cause digital malfunction, especially if it involves a clock signal such as SCL\_I2C2, SCL\_SPMI, SYNCCLKIN, or SYNCCLKOUT. Please refer to Digital Signal Descriptions for more detail on the predetermined IO characteristics for each pre-defined digital interface function.

All GPIOs can be configured as a wake-up input when it is configured as a WKUP1 or a WKUP2 signal. All GPIOs can also be configured as a NSLEEP1 or a NSLEEP2 input. For more information regarding the usage of the NSLEEPx pins and the WKUPx pins, please refer to Section 8.4.2.4.2.1 and Section 8.4.2.4.2.2.

Any of the GPIO pin can also be configured as part of the power-up sequence to enable external devices such as external BUCKs when it is configured as a general-purpose output port.

The nINT pin and the GPIO pins assigned as EN\_DRV , nRSTOUT and nRSTOUT\_SOC have readback monitoring to detect errors on the signals. The monitoring of the GPIO pin assigned as EN\_DRV checks for mismatch in both low and high levels. For the nINT pin and the GPIO pins assigned as nRSTOUT and nRSTOUT\_SOC, the readback monitoring only checks for mismatches in the low level, therefore it is allowed to combine these signals with other external pull-down sources. The readback mismatch is continuously monitored without deglitch circuitry during operation, and the monitoring is gated for tgate\_readback period when the signal state is changed or when a new function is selected for the GPIO pin with the GPIOn\_SEL bits. NINT\_READBACK\_INT, EN\_DRV\_READBACK\_INT, NRSTOUT\_READBACK\_INT, and NRSTOUT\_SOC\_READBACK\_INT are the interrupt bits that are set in an event of a readback mismatch for these pins, respectively.

### Note

All GPIO pin are set to generic input pins with resistive pull-down before NVM memory is loaded during device power up. Therefore, if any GPIOs has external pull-up resistors connecting to a voltage domain that is energized before the NVM memory is loaded, the GPIO pin is pulled high before the configuration for the pin is loaded from the NVM.

#### Note

For GPIO pins with internal pull down enabled, additional leakage current flows into the GPIO pin if this pin is pulled-up to a voltage higher than the voltage level of its output power domain. If the internal pull down must be enabled, please use a resistor divider to divide down the input voltage, or use a series resistor to connect to the input source and ensure the voltage level at the GPIO pin is below the voltage level of its output power domain.

### 8.9 Thermal Monitoring

The LP8764-Q1 device includes several thermal monitoring functions for internal thermal protection of the PMIC.

The LP8764-Q1 device integrates thermal detection modules to monitor the temperature of the die. These modules are placed on opposite sides of the device and close to the BUCK modules. An over-temperature condition at either module first generates a warning to the system, and if the temperature continues to rise, then a switch-off of the PMIC device can occur before damage to the die.

Three thermal protection levels are available. One of these protections is a thermal warning function described in Section 8.9.1, that sends an interrupt to software. Software is expected to close any noncritical running tasks to reduce power. The second and third protections are the thermal shutdown (TS) function described in Section 8.9.2, that begins device shutdown orderly or immediately.

TEXAS INSTRUMENTS www.ti.com

Thermal monitoring is automatically enabled when one of the BUCK outputs is enabled within the mission states. The thermal monitoring is disabled in the LP\_STANDBY state, when only the internal regulator is enabled, to minimize the device power consumption. Indication of a thermal warning event is written to the TWARN\_INT register.

The current consumption of the thermal monitoring can be decreased in the mission states when the low power dissipation is important. If LPM\_EN bit is set and the temperature is below thermal warning level in all thermal detection modules, only one thermal detection module is monitored. If the temperature rises in this module, monitoring in all thermal detection modules is started.

If the die temperature of the LP8764-Q1 device continues to rise while the device is in mission state, an TSD\_ORD\_INT or TSD\_IMM\_INT interrupt is generated, causing a SEVERE or MODERATE error trigger (respectively) in the state machine. While the sequencing and error handling is NVM memory dependent, TI recommends a sequenced shutdown for MODERATE errors, and an immediate shutdown, using resistive discharging, for SEVERE errors to prevent damage to the device. The system cannot restart until the temperature falls below the thermal warning threshold.

## 8.9.1 Thermal Warning Function

The thermal monitor provides a warning to the host processor through the interrupt system when the temperature reaches within a cautionary range. The threshold value must be set to less than the thermal shutdown threshold.

The integrated thermal warning function provides the MCU an early warning of over-temperature condition. This monitoring system is connected to the interrupt controller and can send an TWARN\_INT interrupt when the temperature is higher than the preset threshold. The LP8764-Q1 device uses the TWARN\_LEVEL register bit to set the thermal warning threshold temperature at 130°C or 140°C. There is no hysteresis for the thermal warning level.

When the power-management software triggers an interrupt, immediate action must be taken to reduce the amount of power drawn from the PMIC device (for example, noncritical applications must be closed).

### 8.9.2 Thermal Shutdown

The thermal shutdown detector monitors the temperature on the die. If the junction reaches a temperature at which damage can occur, a switch-off transition is initiated and a thermal shutdown event is written into a status register. There are two levels of thermal shutdown threshold. When the die temperature reaches the  $T_{SD\_orderly}$  level, the LP8764-Q1 device performs an orderly shutdown of all output power rails. If the die temperature raises rapidly and reaches the  $T_{SD\_imm}$  level before the orderly shutdown process completes, the LP8764-Q1 device performs an immediate shutdown with activated pull-down on all output power rails, in order to turn off all of the output power rails as rapidly as possible. After the thermal shutdown takes place, the system cannot restart until the die temperature is below the thermal warning threshold.

## 8.10 Interrupts

The interrupt registers in the device are organized in hierarchical fashion. The interrupts are grouped into the following categories:

**BUCK ERROR** These interrupts indicate over-voltage (OV), under-voltage (UV), short-circuit (SC),

residual voltage (also indicated as SC interrupt) and over-current (ILIM) error

conditions found on the BUCK regulators.

These interrupts indicate OV and UV or residual voltage error conditions found on the **VMON ERROR** 

VMON1 and VMON2 inputs and on the VCCA supply.

SEVERE ERROR These errors indicate severe device error conditions, such as thermal shutdown,

> PFSM sequencing and execution error and VCCA over-voltage, that causes the device to trigger the PFSM to execute immediate shutdown of all digital outputs, external voltage rails and monitors, and proceed to the Safe Recovery State.

These interrupts provide warnings to the system to indicate multiple restart attempts MODERATE ERROR

> from SAFE RECOVERY state exceeding the allowed recovery count, multiple warmreset executions exceeding the allowed recovery count, SPMI communication error, register CRC error, BIST failure, read-back error on nRSTOUT or nINT pins, or junction temperature reaching orderly shutdown level. These warning causes the device to trigger the PFSM to execute orderly shutdown of all digital outputs, external

voltage rails and monitors, and proceed to the SAFE RECOVERY state.<sup>3</sup>

**MISCELLANEOUS WARNING** 

These interrupts provide information to the system to indicate detection of WDOG

or ESM errors, die temperature crossing thermal warning threshold, device passing

BIST test, or external sync clock availability.

START-UP SOURCE These interrupts provide information to the system on the mechanism that caused the

device to start up, which includes FSD, the activation of the ENABLE pin

**GPIO DETECTION** These interrupts indicate the High/Rising-Edge or the Low/Falling-Edge detection at

the GPIO1 through GPIO10 pins.

**FSM ERROR** These interrupts indicate the detection of an error that causes the device mission

**INTERRUPT** state changes.

All interrupts are logically combined on a single output pin, nINT (active low). The host processor can read the INT TOP register to find the interrupt registers to find out the source of the interrupt, and write '1' to the corresponding interrupt register bit to clear the interrupt. This mechanism ensures when a new interrupt occurs while the nINT pin is still active, all of the corresponding interrupt register bits retain the interrupt source information until it is cleared by the host.

Some of the interrupts and EN\_DRV status are also sent to host during SPI communication. See Section 8.11.3 for more information on SPI status signals.

Hierarchical Structure of Interrupt Registers shows the hierarchical structure of the interrupt registers according to the categories described above. The purpose of this register structure is to reduce the number of interrupt register read cycles the host has to perform in order to identify the source of the interrupt. Summary of Interrupt Signals summarizes the trigger and the clearing mechanism for all of the interrupt signals. This table also shows which interrupt sources can be masked by setting the corresponding mask register to '1'. When an interrupt is masked, the interrupt bit is not updated when the associated event occurs, the nINT line is not affected, and the event is not recorded. If an interrupt is masked after the event occurred, the interrupt register bit reflects the event until the bit is cleared. While the event is masked, the interrupt register bit is not over-written when a new event occurs.

More detail descriptions of each interrupt register can be found in Section 8.16.

<sup>3</sup> The SEVERE ERROR and the MODERATE ERROR are handled in NVM memory but TI requires that the NVM pre-configurable finite state machine (PFSM) settings always follow this described error handling to meet device specifications.



Figure 8-21. Hierarchical Structure of Interrupt Registers

**Table 8-13. Summary of Interrupt Signals** 

|                                 |                                                                                                                       | iabic                                                                                                                           | io. Gaiiiiiai y                                            | or mitoriapt          | Oigilalo              |                 |                                                                                                               |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----------------------|-----------------------|-----------------|---------------------------------------------------------------------------------------------------------------|
| EVENT                           | TRIGGER FOR FSM                                                                                                       | RESULT (1)                                                                                                                      | RECOVERY                                                   | INTERRUPT BIT         | MASK FOR<br>INTERRUPT | LIVE STATUS BIT | INTERRUPT<br>CLEAR                                                                                            |
| forward current limit triggered | EN_ILIM_FSM_CTR<br>L=1:<br>According to<br>BUCKn_GRP_SEL<br>and x_RAIL_TRIG<br>bits<br>EN_ILIM_FSM_CTR<br>L=0:<br>N/A | EN_ILIM_FSM_CT<br>RL=1:<br>Transition according<br>to FSM trigger and<br>interrupt<br>EN_ILIM_FSM_CT<br>RL=0:<br>Interrupt only | Depends on PFSM configuration, see PFSM transition diagram | BUCKn_ILIM_INT =<br>1 | BUCKn_ILIM_MASK       | BUCKn_ILIM_STAT | Write 1 to<br>BUCKn_ILIM_INT<br>bit<br>Interrupt is not<br>cleared if current<br>limit violation is<br>active |



|                                              |                                                                                       | Table o-13. S                                                                                                   | ummary of int                                              | errupt Signa     | Is (continued)        |                 |                                                                                                                                                                                                                                                 |
|----------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------|-----------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EVENT                                        | TRIGGER FOR FSM                                                                       | RESULT (1)                                                                                                      | RECOVERY                                                   | INTERRUPT BIT    | MASK FOR<br>INTERRUPT | LIVE STATUS BIT | INTERRUPT<br>CLEAR                                                                                                                                                                                                                              |
| BUCK output or switch short circuit detected | According to BUCKn_GRP_SEL and x_RAIL_TRIG bits                                       | Regulator disable<br>and transition<br>according to FSM<br>trigger and interrupt                                | Depends on PFSM configuration, see PFSM transition diagram | BUCKn_SC_INT = 1 | N/A                   | N/A             | Write 1 to BUCKn_SC_INT bit Interrupt is not cleared if the BUCKn is enabled and the BUCKn output voltage is below the short- circuit threshold after elapse of expected ramp-up time interval                                                  |
| BUCK output residual voltage violation       | BUCKn_RV_SEL = 1 According to BUCKn_GRP_SEL and x_RAIL_TRIG bits BUCKn_RV_SEL = 0 N/A | BUCKn_RV_SEL =  1 Regulator disable and transition according to FSM trigger and interrupt BUCKn_RV_SEL =  0 N/A | Depends on PFSM configuration, see PFSM transition diagram | BUCKn_SC_INT = 1 | N/A                   | N/A             | Write 1 to BUCKn_SC_INT bit If BUCKn_SC_INT was set due to a detected residual voltage, this bit can only be read by the MCU if the residual voltage condition is no longer present and the device has performed a succesfull power-up sequence |
| BUCK regulator<br>overvoltage                | According to<br>BUCKn_GRP_SEL<br>and x_RAIL_TRIG<br>bits                              | Transition according to FSM trigger and interrupt                                                               | Depends on PFSM configuration, see PFSM transition diagram | BUCKn_OV_INT = 1 | BUCKn_OV_MASK         | BUCKn_OV_STAT   | Write 1 to<br>BUCKn_OV_INT bit<br>Interrupt is not<br>cleared if the<br>associated fault<br>condition is still<br>present                                                                                                                       |
| BUCK regulator<br>undervoltage               | According to<br>BUCKn_GRP_SEL<br>and x_RAIL_TRIG<br>bits                              | Transition according to FSM trigger and interrupt                                                               | Depends on PFSM configuration, see PFSM transition diagram | BUCKn_UV_INT = 1 | BUCKn_UV_MASK         | BUCKn_UV_STAT   | Write 1 to<br>BUCKn_UV_INT bit<br>Interrupt is not<br>cleared if the<br>associated fault<br>condition is still<br>present                                                                                                                       |
| VCCA input<br>overvoltage<br>monitoring      | According to<br>VCCA_GRP_SEL<br>and x_RAIL_TRIG<br>bits                               | Transition according to FSM trigger and interrupt                                                               | Depends on PFSM configuration, see PFSM transition diagram | VCCA_OV_INT = 1  | VCCA_OV_MASK          | VCCA_OV_STAT    | Write 1 to<br>VCCA_OV_INT bit<br>Interrupt is not<br>cleared if the<br>associated fault<br>condition is still<br>present                                                                                                                        |
| VCCA input<br>undervoltage<br>monitoring     | According to<br>VCCA_GRP_SEL<br>and x_RAIL_TRIG<br>bits                               | Transition according to FSM trigger and interrupt                                                               | Depends on PFSM configuration, see PFSM transition diagram | VCCA_UV_INT = 1  | VCCA_UV_MASK          | VCCA_UV_STAT    | Write 1 to<br>VCCA_UV_INT bit<br>Interrupt is not<br>cleared if the<br>associated fault<br>condition is still<br>present                                                                                                                        |
| VMONx input<br>overvoltage<br>monitoring     | According to VMONx_GRP_SEL and X_RAIL_TRIG bits                                       | Transition according to FSM trigger and interrupt                                                               | Depends on PFSM configuration, see PFSM transition diagram | VMONx_OV_INT =   | VMONx_OV_MASK         | VMONx_OV_STAT   | Write 1 to<br>VMONx_OV_INT bit<br>Interrupt is not<br>cleared if the<br>associated fault<br>condition is still<br>present                                                                                                                       |
| VMONx input<br>undervoltage<br>monitoring    | According to<br>VMONx_GRP_SEL<br>and X_RAIL_TRIG<br>bits                              | Transition according to FSM trigger and interrupt                                                               | Depends on PFSM configuration, see PFSM transition diagram | VMONx_UV_INT = 1 | VMONx_UV_MASK         | VMONx_UV_STAT   | Write 1 to<br>VMONx_UV_INT bit<br>Interrupt is not<br>cleared if the<br>associated fault<br>condition is still<br>present                                                                                                                       |
| VMONx residual voltage violation             | VMONx_RV_SEL = 1 According to VMONn_GRP_SEL and x_RAIL_TRIG bits VMONx_RV_SEL = 0 N/A | VMONx_RV_SEL = 1<br>1 Transition according to FSM trigger and interrupt VMONx_RV_SEL = 0 N/A                    | Depends on PFSM configuration, see PFSM transition diagram | VMONx_RV_INT =   | N/A                   | N/A             | Write 1 to<br>VMONx_RV_INT bit                                                                                                                                                                                                                  |



|                                                                  |                                                | Table o-13. S                                                                                                                         | ummary or inc                                                                                                                               | errupt Signa                | ls (continued)           |                          | I                                                                                                                                                                                      |
|------------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EVENT                                                            | TRIGGER FOR FSM                                | RESULT (1)                                                                                                                            | RECOVERY                                                                                                                                    | INTERRUPT BIT               | MASK FOR<br>INTERRUPT    | LIVE STATUS BIT          | INTERRUPT<br>CLEAR                                                                                                                                                                     |
| Thermal warning                                                  | N/A                                            | Interrupt only                                                                                                                        | Not valid                                                                                                                                   | TWARN_INT = 1               | TWARN_MASK               | TWARN_STAT               | Write 1 to<br>TWARN_INT bit<br>Interrupt is<br>not cleared if<br>temperature is<br>above thermal<br>warning level                                                                      |
| Thermal shutdown, orderly sequenced                              | ORDERLY_SHUTDO<br>WN<br>(MODERATE_ERR_I<br>NT) | All regulators<br>disabled and Output<br>GPIOx set to low<br>in a sequence and<br>interrupt <sup>(1)</sup>                            | Automatic start-up to<br>STARTUP_DEST[1:0]<br>state after<br>temperature is below<br>TWARN level                                            | TSD_ORD_INT = 1             | N/A                      | TSD_ORD_STAT             | Write 1 to<br>TSD_ORD_INT bit<br>This interrupt bit<br>can only be read<br>by the MCU after<br>the device has<br>recovered from a<br>previously occurred<br>over-temperature<br>event. |
| Thermal shutdown, immediate                                      | IMMEDIATE_SHUTD<br>OWN<br>(SEVERE_ERR_INT)     | All regulators<br>disabled with pull-<br>down resistors and<br>Output GPIOx set<br>to low immediately<br>and interrupt <sup>(1)</sup> | Automatic start-up to<br>STARTUP_DEST[1:0]<br>state after<br>temperature is below<br>TWARN level                                            | TSD_IMM_INT = 1             | N/A                      | TSD_IMM_STAT             | Write 1 to<br>TSD_IMM_INT bit<br>This interrupt bit<br>can only be read<br>by the MCU after<br>the device has<br>recovered from a<br>previously occurred<br>over-temperature<br>event. |
| BIST error                                                       | ORDERLY_SHUTDO<br>WN<br>(MODERATE_ERR_I<br>NT) | All regulators<br>disabled and Output<br>GPIOx set to low<br>immediately and<br>interrupt <sup>(1)</sup>                              | Automatic start-up to<br>STARTUP_DEST[1:0]<br>state                                                                                         | BIST_FAIL_INT = 1           | BIST_FAIL_MASK           | N/A                      | Write 1 to<br>BIST_FAIL_INT bit                                                                                                                                                        |
| Register CRC error                                               | ORDERLY_SHUTDO<br>WN<br>(MODERATE_ERR_I<br>NT) | All regulators<br>disabled and Output<br>GPIOx set to low<br>immediately and<br>interrupt <sup>(1)</sup>                              | Automatic start-up to<br>STARTUP_DEST[1:0]<br>state                                                                                         | REG_CRC_ERR_IN<br>T = 1     | REG_CRC_ERR_MASK         | N/A                      | Write 1 to<br>REG_CRC_ERR_IN<br>T bit                                                                                                                                                  |
| SPMI communication error                                         | ORDERLY_SHUTDO<br>WN<br>(MODERATE_ERR_I<br>NT) | All regulators<br>disabled and Output<br>GPIOx set to low<br>immediately and<br>interrupt <sup>(1)</sup>                              | Automatic start-up to<br>STARTUP_DEST[1:0]<br>state                                                                                         | SPMI_ERR_INT = 1            | SPMI_ERR_MASK            | N/A                      | Write 1 to<br>SPMI_ERR_INT bit                                                                                                                                                         |
| SPI frame error                                                  | N/A                                            | Interrupt only                                                                                                                        | Not valid                                                                                                                                   | COMM_FRM_ERR_<br>INT = 1    | COMM_FRM_ERR_MA<br>SK    | N/A                      | Write 1 to<br>COMM_FRM_ERR_<br>INT bit                                                                                                                                                 |
| I2C1 or SPI CRC error                                            | N/A                                            | Interrupt only                                                                                                                        | Not valid                                                                                                                                   | COMM_CRC_ERR_<br>INT = 1    | COMM_CRC_ERR_MA<br>SK    | N/A                      | Write 1 to<br>COMM_CRC_ERR_<br>INT bit                                                                                                                                                 |
| I2C1 or SPI address error <sup>(4)</sup>                         | N/A                                            | Interrupt only                                                                                                                        | Not valid                                                                                                                                   | COMM_ADR_ERR_<br>INT = 1    | COMM_ADR_ERR_MA<br>SK    | N/A                      | Write 1 to<br>COMM_ADR_ERR_<br>INT bit                                                                                                                                                 |
| I2C2 CRC error                                                   | N/A                                            | Interrupt only                                                                                                                        | Not valid                                                                                                                                   | I2C2_CRC_ERR_IN<br>T = 1    | I2C2_CRC_ERR_MASK        | N/A                      | Write 1 to<br>I2C2_CRC_ERR_IN<br>T bit                                                                                                                                                 |
| I2C2 address error <sup>(4)</sup>                                | N/A                                            | Interrupt only                                                                                                                        | Not valid                                                                                                                                   | I2C2_ADR_ERR_IN<br>T = 1    | I2C2_ADR_ERR_MASK        | N/A                      | Write 1 to<br>I2C2_ADR_ERR_IN<br>T bit                                                                                                                                                 |
| PFSM error                                                       | IMMEDIATE_SHUTD<br>OWN<br>(SEVERE_ERR_INT)     | All regulators<br>disabled with pull-<br>down resistors and<br>Output GPIOx set<br>to low immediately<br>and interrupt <sup>(1)</sup> | Automatic start-up to<br>STARTUP_DEST[1:0]<br>state. If previous<br>PFSM_ERR_INT is<br>pending, VCCA power<br>cycle needed for<br>recovery. | PFSM_ERR_INT = 1            |                          | N/A                      | Write 1 to<br>PFSM_ERR_INT bit                                                                                                                                                         |
| EN_DRV pin readback<br>error (monitoring high<br>and low states) | N/A                                            | Interrupt only                                                                                                                        | Not valid                                                                                                                                   | EN_DRV_READBA<br>CK_INT = 1 | EN_DRV_READBACK_<br>MASK | EN_DRV_READBA<br>CK_STAT | Write 1 to EN_DRV_READBA CK_INT bit Interrupt is not cleared if the associated fault condition is still present                                                                        |



|                                                                                                                                                                                    |                                                | Table o-13. S                                                                                            | ummary of int                                                                           | errupt Signa                     | Is (continued)                |                               |                                                                                                                                                                                     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------|-------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EVENT                                                                                                                                                                              | TRIGGER FOR FSM                                | RESULT (1)                                                                                               | RECOVERY                                                                                | INTERRUPT BIT                    | MASK FOR<br>INTERRUPT         | LIVE STATUS BIT               | INTERRUPT<br>CLEAR                                                                                                                                                                  |
| NINT pin readback<br>error (monitoring low<br>state)                                                                                                                               | ORDERLY_SHUTDO<br>WN<br>(MODERATE_ERR_I<br>NT) | All regulators<br>disabled and Output<br>GPIOx set to low<br>immediately and<br>interrupt <sup>(1)</sup> | Automatic start-up to<br>STARTUP_DEST[1:0]<br>state                                     | NINT_READBACK_I<br>NT = 1        | NINT_READBACK_MA<br>SK        | NINT_READBACK<br>_STAT        | Write 1 to NINT_READBACK_I NT bit Interrupt is not cleared if the associated fault condition is still present                                                                       |
| NRSTOUT pin<br>readback error<br>(monitoring low state)                                                                                                                            | ORDERLY_SHUTDO<br>WN<br>(MODERATE_ERR_I<br>NT) | All regulators<br>disabled and Output<br>GPIOx set to low<br>immediately and<br>interrupt <sup>(1)</sup> | Automatic start-up to STARTUP_DEST[1:0] state                                           | NRSTOUT_READB<br>ACK_INT = 1     | NRSTOUT_READBACK<br>_MASK     | NRSTOUT_READB<br>ACK_STAT     | Write 1 to<br>NRSTOUT_READB<br>ACK_INT bit<br>Interrupt is not<br>cleared if the<br>associated fault<br>condition is still<br>present                                               |
| NRSTOUT_SOC pin readback error (monitoring low state)                                                                                                                              | N/A                                            | Interrupt only                                                                                           | Not valid                                                                               | NRSTOUT_SOC_R<br>EADBACK_INT = 1 | NRSTOUT_SOC_READ<br>BACK_MASK | NRSTOUT_SOC_R<br>EADBACK_STAT | Write 1 to<br>NRSTOUT_SOC_R<br>EADBACK_INT bit<br>Interrupt is not<br>cleared if the<br>associated fault<br>condition is still<br>present                                           |
| Fault detected by<br>MCU ESM (level<br>mode: low level<br>detected, PWM mode:<br>PWM signal timing<br>violation                                                                    | N/A                                            | Interrupt only                                                                                           | Not valid                                                                               | ESM_MCU_PIN_IN<br>T = 1          | ESM_MCU_PIN_MASK              | N/A                           | Write 1 to ESM_MCU_PIN_IN T bit Interrupt is not cleared if the associated fault condition is still present                                                                         |
| Fault detected by<br>MCU ESM (level<br>mode: low level<br>longer than DELAY1<br>time, PWM mode:<br>ESM error counter ><br>FAIL_THR longer than<br>DELAY1 time)                     | N/A                                            | Interrupt and EN_DRV = 0 (configurable)                                                                  | Not valid                                                                               | ESM_MCU_FAIL_IN<br>T = 1         | ESM_MCU_FAIL_MASK             | N/A                           | Write 1 to ESM_MCU_FAIL_IN T bit Interrupt is not cleared if the associated fault condition is still present                                                                        |
| Fault detected<br>by MCU ESM<br>(level mode: low<br>level longer than<br>DELAY1+DELAY2<br>time, PWM mode:<br>ESM error counter ><br>FAIL_THR longer than<br>DELAY1+DELAY2<br>time) | ESM_MCU_RST                                    | Interrupt and Warm<br>Reset (EN_DRV = 0<br>and NRSTOUT and<br>NRSTOUT_SOC<br>toggle) <sup>(1)</sup>      | Automatically returns to the current operating state after the completion of warm reset | ESM_MCU_RST_IN<br>T = 1          | ESM_MCU_RST_MASK              | N/A                           | Write 1 to ESM_MCU_RST_IN T bit This bit can only be read by the MCU after the LP8764- Q1 has executed a warm-reset and the recovery counter does not exceed the recovery threshold |
| External clock is<br>expected, but it is<br>not available or the<br>frequency is not in the<br>valid range                                                                         | N/A                                            | Interrupt only                                                                                           | Not valid                                                                               | EXT_CLK_INT = 1 <sup>(2)</sup>   | EXT_CLK_MASK                  | EXT_CLK_STAT                  | Write 1 to EXT_CLK_INT bit Interrupt is not cleared if the associated fault condition is still present                                                                              |
| BIST completed successfully                                                                                                                                                        | N/A                                            | Interrupt only                                                                                           | Not valid                                                                               | BIST_PASS_INT = 1                | BIST_PASS_MASK                | N/A                           | Write 1 to<br>BIST_PASS_INT bit                                                                                                                                                     |
| Watchdog fail counter above fail threshold                                                                                                                                         | N/A                                            | Interrupt and<br>EN_DRV = 0                                                                              | Clear interrupt and WD_FAIL_CNT < WD_FAIL_TH                                            | WD_FAIL_INT = 1                  | N/A                           | N/A                           | Write 1 to WD_FAIL_INT bit                                                                                                                                                          |
| Watchdog fail counter<br>above reset threshold                                                                                                                                     | WD_RST (if<br>WD_RST_EN = 1)                   | Interrupt and Warm Reset if WD_RST_EN = 1 (EN_DRV = 0 and NRSTOUT and NRSTOUT_SOC toggle)(1)             | Automatically returns to the current operating state after the completion of warm reset | WD_RST_INT = 1                   | N/A                           | N/A                           | Write 1 to WD_RST_INT bit This bit can only be read by the MCU after the LP8764-Q1 has executed a warm-reset and the recovery counter does not exceed the recovery threshold        |



|                                             |                                                                      | 14510 0 10.0                                                                                                                                                                               | anninary or mic                                                                                           | criapt Oigila                  | is (continuea)                     |                 |                                                                                                                                                                                                                                      |
|---------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EVENT                                       | TRIGGER FOR FSM                                                      | RESULT (1)                                                                                                                                                                                 | RECOVERY                                                                                                  | INTERRUPT BIT                  | MASK FOR<br>INTERRUPT              | LIVE STATUS BIT | INTERRUPT<br>CLEAR                                                                                                                                                                                                                   |
| Watchdog long<br>window timeout             | WD_RST                                                               | Interrupt and Warm Reset (EN_DRV = 0 and NRSTOUT and NRSTOUT_SOC toggle) <sup>(1)</sup>                                                                                                    | Automatically returns to the current operating state after the completion of warm reset                   | WD_LONGWIN_TI<br>MEOUT_INT = 1 | N/A                                | N/A             | Write 1 to WD_LONGWIN_TI MEOUT_INT bit This bit can only be read by the MCU after the LP8764- Q1 has executed a warm-reset and the recovery counter does not exceed the recovery threshold                                           |
| Low state in ENABLE pin                     | TRIGGER_FORCE_<br>STANDBY/<br>TRIGGER_FORCE_<br>LP_STANDBY           | Transition to<br>STANDBY or<br>LP_STANDBY<br>depending on the<br>LP_STANDBY_SEL<br>bit setting <sup>(1)</sup>                                                                              | ENABLE pin rise                                                                                           | N/A                            | N/A                                | N/A             | N/A                                                                                                                                                                                                                                  |
| ENABLE pin rise                             | TRIGGER_SU_x                                                         | (1)                                                                                                                                                                                        | Not valid                                                                                                 | ENABLE_INT = 1                 | ENABLE_MASK                        | ENABLE_STAT     | Write 1 to<br>ENABLE_INT bit                                                                                                                                                                                                         |
| Fault causing orderly shutdown              | ORDERLY_SHUTDO<br>WN                                                 | All regulators<br>disabled and Output<br>GPIOx set to low<br>in a sequence and<br>interrupt <sup>(1)</sup>                                                                                 | Automatic start-up to<br>STARTUP_DEST[1:0]<br>state                                                       | ORD_SHUTDOWN_<br>INT           | ORD_SHUTDOWN_MA<br>SK              | N/A             | Write 1 to ORD_SHUTDOWN_INT                                                                                                                                                                                                          |
| Fault causing immediate shutdown            | IMMEDIATE_SHUTD<br>OWN                                               | All regulators<br>disabled (depending<br>on NVM<br>configuration with<br>or without pull-<br>down resistors) and<br>Output GPIOx set<br>to low immediately<br>and interrupt <sup>(1)</sup> | Automatic start-up to<br>STARTUP_DEST[1:0]<br>state                                                       | IMM_SHUTDOWN_I                 | IMM_SHUTDOWN_MA<br>SK              | N/A             | Write 1 to IMM_SHUTDOWN_I                                                                                                                                                                                                            |
| Power supply error for MCU                  | MCU_POWER_ERR<br>OR                                                  | Transition according to FSM trigger and interrupt                                                                                                                                          | Depends on PFSM configuration, see PFSM transition diagram                                                | MCU_PWR_ERR_I<br>NT            | MCU_PWR_ERR_MAS                    | N/A             | Write 1 to<br>MCU_PWR_ERR_I<br>NT                                                                                                                                                                                                    |
| Power supply error for SOC                  | SOC_POWER_ERR<br>OR                                                  | Transition according to FSM trigger and interrupt                                                                                                                                          | Depends on PFSM configuration, see PFSM transition diagram                                                | SOC_PWR_ERR_I                  | SOC_PWR_ERR_MAS                    | N/A             | Write 1 to<br>SOC_PWR_ERR_I<br>NT                                                                                                                                                                                                    |
| VCCA over-voltage<br>(VCCA <sub>OVP</sub> ) | IMMEDIATE_SHUTD<br>OWN<br>(SEVERE_ERR_INT)                           | All regulators<br>disabled with pull-<br>down resistors and<br>Output GPIOx set<br>to low immediately<br>and interrupt <sup>(1)</sup>                                                      | Automatic start-up to<br>STARTUP_DEST[1:0]<br>state after VCCA<br>voltage is below<br>VCCA <sub>OVP</sub> | VCCA_OVP_INT =                 | N/A                                | VCCA_OVP_STAT   | Write 1 to VCCA_OVP_INT bit This bit can only be read by the MCU if VCCA < VCCA <sub>OVP</sub> level. As long as VCCA UCCA <sub>OVE</sub> level, device stays in SAFE RECOVEY state, and hence this interrupt cannot be not cleared. |
| GPIO interrupt                              | According to<br>GPIOx_FSM_MASK<br>and<br>GPIOx_FSM_MASK_<br>POL bits | Transition according to FSM trigger and interrupt                                                                                                                                          | Not valid                                                                                                 | GPIOx_INT = 1                  | GPIOx_RISE_MASK<br>GPIOx_FALL_MASK | GPIOx_IN        | Write 1 to<br>GPIOx_INT bit                                                                                                                                                                                                          |
| WKUP1 signals                               | WKUP1                                                                | Transition to ACTIVE state and interrupt <sup>(1)</sup>                                                                                                                                    | Not valid                                                                                                 | N/A                            | GPIOx_RISE_MASK<br>GPIOx_FALL_MASK | GPIOx_IN        | Write 1 to<br>GPIOx_INT bit                                                                                                                                                                                                          |
| WKUP2 signals                               | WKUP2                                                                | Transition to MCU<br>ONLY state and<br>interrupt <sup>(1)</sup>                                                                                                                            | Not valid                                                                                                 | N/A                            | GPIOx_RISE_MASK<br>GPIOx_FALL_MASK | GPIOx_IN        | Write 1 to<br>GPIOx_INT bit                                                                                                                                                                                                          |
| NSLEEP1 signal,<br>NSLEEP1B bit             | According to<br>NSLEEP1 and<br>NSLEEP2                               | State transition<br>based on NSLEEP1<br>and NSLEEP2                                                                                                                                        | Not valid                                                                                                 | N/A                            | NSLEEP1_MASK                       | GPIOx_IN        | N/A                                                                                                                                                                                                                                  |
| NSLEEP2 signal,<br>NSLEEP2B bit             | According to<br>NSLEEP1 and<br>NSLEEP2                               | State transition<br>based on NSLEEP1<br>and NSLEEP2                                                                                                                                        | Not valid                                                                                                 | N/A                            | NSLEEP2_MASK                       | GPIOx_IN        | N/A                                                                                                                                                                                                                                  |
| LDOVINT over- or undervoltage               | Reset condition for all logic circuits                               | All regulators<br>disabled with pull-<br>down resistors and<br>Output GPIOx set to<br>low immediately <sup>(1)</sup>                                                                       | Valid LDOVINT<br>voltage                                                                                  | N/A                            | N/A                                | N/A             | N/A                                                                                                                                                                                                                                  |



| EVENT                                                                 | TRIGGER FOR FSM                        | RESULT (1)                                                                                                           | RECOVERY            | INTERRUPT BIT | MASK FOR<br>INTERRUPT | LIVE STATUS BIT | INTERRUPT<br>CLEAR     |
|-----------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|---------------|-----------------------|-----------------|------------------------|
| Main clock outside valid frequency                                    | Reset condition for all logic circuits | All regulators<br>disabled with pull-<br>down resistors and<br>Output GPIOx set to<br>low immediately <sup>(1)</sup> | VCCA power cycle    | N/A           | N/A                   | N/A             | N/A                    |
| Recovery counter limit exceeded <sup>(3)</sup>                        | ORDERLY_SHUTDO<br>WN                   | All regulators<br>disabled and Output<br>GPIOx set to low in<br>a sequence <sup>(1)</sup>                            | VCCA power cycle    | N/A           | N/A                   | N/A             | N/A                    |
| VCCA supply falling below VCCA <sub>UVLO</sub>                        | Reset condition for all logic circuits | All regulators<br>disabled with pull-<br>down resistors and<br>Output GPIOx set to<br>low immediately <sup>(1)</sup> | VCCA voltage rising | N/A           | N/A                   | N/A             | N/A                    |
| First supply detection, VCCA supply rising above VCCA <sub>UVLO</sub> | TRIGGER_SU_x                           | Start-up to<br>STARTUP_DEST[1:<br>0] state and<br>interrupt <sup>(1)</sup>                                           | Not valid           | FSD_INT = 1   | FSD_MASK              | N/A             | Write 1 to FSD_INT bit |

- (1) The results shown in this column are selected to meet functional safety assumptions and device specifications. The actual results can be configured differently in NVM memory. TI recommends reviewing of the system and device functional safety goal and documentation before deviating from these recommendations.
- (2) Interrupt is generated during clock detector operation and in case clock is not available when clock detector is enabled.
- (3) This event does not occur if RECOV\_CNT\_THR = 0, even though RECOV\_CNT continues to accumulate and increase, and eventually saturates when it reaches the maximum count of 15.
- (4) I2C1, I2C2, or SPI address error only occur in safety applications if the interface CRC feature is enabled, when both I2C1 SPI CRC EN and I2C2 CRC EN are set to '1'.

### 8.11 Control Interfaces

The device has two, exclusive selectable (from factory settings) interfaces. Please refer to the User's Guide of the orderable part number which option has been selected. The first selection is up to two high-speed I<sup>2</sup>C interfaces. The second selection is one SPI interface. The SPI and I2C1 interfaces are used to fully control and configure the device, and have access to all of the configuration registers and Watchdog registers. During normal operating mode, when the I<sup>2</sup>C configuration is selected, and the GPIO2 and GPIO3 pins are configured as the SCL\_I2C2 and SDA\_I2C2 pins, the I2C2 interface becomes the dedicated interface for the Q&A Watchdog communication channel, while I2C1 interface no longer has access to the Watchdog registers.

### 8.11.1 CRC Calculation for I<sup>2</sup>C and SPI Interface Protocols

For safety applications, the LP8764-Q1 supports read and write protocols with embedded CRC data fields. The LP8764-Q1 uses a standard CRC-8 polynomial to calculate the checksum value:  $X^8 + X^2 + X + 1$ . The CRC algorithm details are as follows:

- Initial value for the remainder is all 1s
- · Big-endian bit stream order
- · Result inversion is enabled

For I<sup>2</sup>C Interface, the LP8764-Q1 uses the above mentioned CRC-8 polynomial to calculate the checksum value on every bit except the ACK and NACK bits it receives from the MCU during a write protocol. The LP8764-Q1 compares this calculated checksum with the R\_CRC checksum value that it receives from the MCU. The LP8764-Q1 also uses the above mentioned CRC-8 polynomial to calculate the T\_CRC checksum value during a read protocol. This T\_CRC checksum value is based on every bit that the LP8764-Q1 receives, except the ACK and NACK bits and except the repeated I2C\_ID bits, and the data that the LP8764-Q1 transmits to the MCU during a read protocol. The MCU must use this same CRC-8 polynomial to calculate the checksum value based on the bits that the MCU receives from the LP8764-Q1. The MCU must compare this calculated checksum with the T\_CRC checksum value that it receives from the LP8764-Q1.

For the SPI interface, the LP8764-Q1 uses the above mentioned CRC-8 polynomial to calculate the checksum value on every bit it receives from the MCU during a write protocol. The LP8764-Q1 compares this calculated checksum with the R\_CRC checksum value, that it receives from the MCU. During a read protocol, the device also uses the above mentioned CRC-8 polynomial to calculate the T\_CRC checksum value based on the first 16 bits sent by the MCU, and the next 8 bits the LP8764-Q1 transmits to the MCU. The MCU must use this same

Submit Document Feedback



CRC-8 polynomial to calculate the checksum value based on the bits which the MCU sends to and receives from the LP8764-Q1, and compare it with the T CRC checksum value that it receives from the LP8764-Q1.

Figure 8-22 and Figure 8-23 are examples for the 8-bit R\_CRC and the T\_CRC calculation from 16-bit databus.



Figure 8-22. Calculation of 8-Bit CRC on Received Data (R\_CRC)



Figure 8-23. Calculation of 8-Bit CRC on Transmitted Data (T\_CRC)



### 8.11.2 I<sup>2</sup>C-Compatible Interface

The default I<sup>2</sup>C1 7-bit device address of the LP8764-Q1 device is set to a binary value that is described in the User's Guide of the orderable part number of the LP8764-Q1 PMIC, while the two least-significant bits can be changed for alternative page selection listed under Section 8.13.1. The default 7-bit device address for the I<sup>2</sup>C2 interface, for accessing the watchdog configuration registers and for operating the watchdog in Q&A mode, is described in the User's Guide of the orderable part number of the LP8764-Q1 PMIC.

The I<sup>2</sup>C-compatible synchronous serial interface provides access to the configurable functions and registers on the device. This protocol uses a two-wire interface for bidirectional communications between the devices connected to the bus. The two interface lines are the serial data line (SDA), and the serial clock line (SCL). Every device on the bus is assigned a unique address and acts as either a master or a slave depending on whether it generates or receives the serial clock SCL. The SCL and SDA lines must each have a pullup resistor placed somewhere on the line and remain HIGH even when the bus is idle. The device supports standard mode (100 kHz), fast mode (400 kHz), and fast mode plus (1 MHz) when VIO is 3.3 V or 1.8 V, and high-speed mode (3.4 MHz) only when VIO is 1.8 V.

### 8.11.2.1 Data Validity

The data on the SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, the state of the data line can only be changed when clock signal is LOW.



Figure 8-24. Data Validity Diagram

### 8.11.2.2 Start and Stop Conditions

The device is controlled through an I<sup>2</sup>C-compatible interface. START and STOP conditions classify the beginning and end of the I<sup>2</sup>C session. A START condition is defined as the SDA signal going from HIGH to LOW while the SCL signal is HIGH. A STOP condition is defined as the SDA signal going from LOW to HIGH while the SCL signal is HIGH. The I<sup>2</sup>C master device always generates the START and STOP conditions.



Figure 8-25. Start and Stop Sequences

The I<sup>2</sup>C bus is considered busy after a START condition and free after a STOP condition. The I<sup>2</sup>C master can generate repeated START conditions during data transmission. A START and a repeated START condition are equivalent function-wise. Figure 8-26 shows the SDA and SCL signal timing for the I<sup>2</sup>C-compatible bus. For timing values, see the *Specification* section.





Figure 8-26. I<sup>2</sup>C-Compatible Timing

### 8.11.2.3 Transferring Data

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The master releases the SDA line (HIGH) during the acknowledge clock pulse. The device pulls down the SDA line during the 9th clock pulse, signifying an acknowledge. The device generates an acknowledge after each byte has been received.

There is one exception to the acknowledge after every byte rule. When the master is the receiver, it must indicate to the transmitter an end of data by not-acknowledging (negative acknowledge) the last byte clocked out of the slave. This negative acknowledge still includes the acknowledge clock pulse (generated by the master), but the SDA line is not pulled down.

After the START condition, the bus master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (READ or WRITE). For the eighth bit, a 0 indicates a WRITE and a 1 indicates a READ. The second byte selects the register to which the data is written. The third byte contains data to write to the selected register. Figure 8-27 shows an example bit format of device address 110000-Bin = 60Hex.



Figure 8-27. Example Device Address

For safety applications, the device supports read and write protocols with embedded CRC data fields. In a write cycle, the I<sup>2</sup>C master device (i.e. the MCU) must provide the 8-bit CRC value after sending the write data bits and receiving the ACK from the slave. The CRC value must be calculated from every bit included in the write protocol except the ACK bits from the slave. See CRC Calculation for I2C and SPI Interface Protocols. In a read cycle, the I<sup>2</sup>C slave must provide the 8-bit CRC value after sending the read data bits and the ACK bit, and expect to receive the NACK from the master at the end of the protocol. The CRC value must be calculated from every bit included in the read protocol except the ACK and NACK bits. See CRC Calculation for I2C and SPI Interface Protocols.

## Note

If I2C CRC is enabled in the device and an I2C write without R CRC bits is done, the device does not process the write request. The device does not set any interrupt bit and does not pull the nINT pin low.

The embedded CRC field can be enabled or disabled from the protocol by setting the I2C1\_SPI\_CRC\_EN (for I2C1) or I2C2 CRC EN (for I2C2) register bit to '1' - enabled, '0' - disabled. The default of this bit is configurable through the NVM.



In case the calculated CRC-value does not match the received CRC-check-sum, an I<sup>2</sup>C-CRC-error is detected, the COMM\_CRC\_ERR\_INT (for I2C1) or I2C2\_CRC\_ERR\_INT (for I2C2) bit is set, unless it is masked by the COMM\_CRC\_ERR\_MASK or I2C2\_CRC\_ERR\_MASK bit. The MCU must clear this bit by writing a '1' to the COMM\_CRC\_ERR\_INT (for I2C1) or I2C2\_CRC\_ERR\_INT (for I2C2) bit.

When the CRC field is enabled, in the case when MCU attempts to write to a read-only register or a register-address that does not exist, the device sets the COMM\_ADR\_ERR\_INT (for I2C1) or I2C2\_ADR\_ERR\_INT (for I2C2) bit, unless the COMM\_ADR\_ERR\_MASK or I2C2\_ADR\_ERR\_MASK bit is set. The MCU must clear this bit by writing a '1' to the COMM\_ADR\_ERR\_INT (for I2C1) or I2C2\_ADR\_ERR\_INT (for I2C2) bit.



Figure 8-28. I<sup>2</sup>C Write Cycle without CRC



The I<sup>2</sup>C master device (i.e. the MCU) provides R\_CRC[7:0], which is calculated from the I2C\_ID, R/W, ADDR, and the WDATA bits (24 bits). See CRC Calculation for I2C and SPI Interface Protocols.

Figure 8-29. I<sup>2</sup>C Write Cycle with CRC



When READ function is to be accomplished, a WRITE function must precede the READ function as shown above.

Figure 8-30. I<sup>2</sup>C Read Cycle without CRC

REPEATED STOP **START** START ACK ACK ACK NCK **ACK** I2C\_ID[7:1] ADDR[7:0] I2C\_ID[7:1] RDATA[7:0] T CRC[7:0] STOP SCL SDA

The I<sup>2</sup>C slave device (i.e. the LP8764-Q1) provides T\_CRC[7:0], which is calculated from the I2C\_ID, R/W, ADDR, I2C\_ID, R/W, and the RDATA bits (32 bits). See CRC Calculation for I2C and SPI Interface Protocols.

Figure 8-31. I<sup>2</sup>C READ Cycle with CRC

#### 8.11.2.4 Auto-Increment Feature

The auto-increment feature allows writing several consecutive registers within one transmission. Every time an 8-bit word is sent to the device, the internal address index counter is incremented by one and the next register is written. Table 8-14 lists the writing sequence to two consecutive registers. Note that auto increment feature does not support CRC protocol.

**Table 8-14. Auto-Increment Example** 

| MASTER<br>ACTION | START | DEVICE<br>ADDRESS =<br>0x60 | WRITE |     | REGISTER<br>ADDRESS |     | DATA |     | DATA |     | STOP |
|------------------|-------|-----------------------------|-------|-----|---------------------|-----|------|-----|------|-----|------|
| PMIC device      |       |                             |       | ACK |                     | ACK |      | ACK |      | ACK |      |

### 8.11.3 Serial Peripheral Interface (SPI)

The device supports SPI serial-bus interface and it operates as a peripheral device. The MCU in the system acts as the controller device. A single read and write transmission consists of 24-bit write and read cycles (32-bit if CRC is enabled) in the following order:

- Bits 1-8: ADDR[7:0], Register address
- Bits 9-11: PAGE[2:0], Page address for register
- Bit 12: Read/Write definition, 0 = WRITE, 1 = READ.
- Bits 13-16: RESERVED[4:0], Reserved, use all zeros.
- For Write: Bits 17-24: WDATA[7:0], write data
- For Write with CRC enabled: Bits 25-32: R\_CRC[7:0], CRC error code calculated from bits 1-24 sent by the controller device (i.e. the MCU). See Section 8.11.1.
- For Read: Bits 17-24: RDATA[7:0], read data
- For Read with CRC enabled: Bits 25-32: T\_CRC[7:0], CRC error code calculated from bits 1-16 sent by the controller device (i.e. the MCU), and bits 17-24, sent by the peripheral device (i.e. the LP8764-Q1). See Section 8.11.1.

In parallel with ADDR[7:0], PAGE[2:0], Read/Write definition and RESERVED[3:0] bits the device sends 16-bit interrupt status using SDO\_SPI pin in the following order:

- Bit 1: always 0
- Bits 2-8: status of several interrupts and EN\_DRV pin
- · Bit 9: always 1
- Bits 10-16: status of several interrupts and EN\_DRV pin, with opposite polarity

The status signals are in INT\_SPI\_STATUS register:

- Bit 8: always 0
- Bit 7: COMM ADR ERR SWINT
- Bit 6: COMM\_CRC\_ERR\_SWINT
- Bit 5: COMM FRM ERR SWINT
- Bit 4: ESM MCU PIN SWINT

- Bit 3: TWARN SWINT
- · Bit 2: WD SWINT
- · Bit 1: EN DRV STAT

Please refer to the bit descriptions of the INT\_SPI\_STATUS register in Section 8.16.1 for the needed conditions in order to have an error-indication through these status bits.

EN\_DRV\_STAT bit is showing the live state of the EN\_DRV pin, whereas all other status bits are latched in the same way as interrupts indicated with nINT pin. The latched status bits in INT\_SPI\_STATUS register are cleared by writing 1 to the latched bit. Bits 10-16 are sent for redundancy for bits 2-8 with opposite polarity. Bits 10-16 are always correlating with bits 2-8 and do not change during communication even when the status signal changes.

The embedded CRC filed can be enabled or disabled from the protocol by setting the I2C1\_SPI\_CRC\_EN register bit to '1' - enabled, '0' - disabled. The default of this bit is configurable through the NVM.

The SDO\_SPI output is in a high-impedance state when the CS\_SPI pin is high. When the CS\_SPI pin is low, the SDO\_SPI output is always driven low except when the RDATA or SCRC bits are sent. When the RDATA or SCRC bits are sent, the SDO\_SPI output is driven accordingly.

The address, page, data, and CRC are transmitted MSB first. The chip-select signal (CS\_SPI) must be low during the cycle transmission. The CS\_SPI signal resets the interface when it is high, and must be taken high between successive cycles. Data is clocked in on the rising edge of the SCK\_SPI clock signal and it is clocked out on the falling edge of SCK\_SPI clock signal.

The SPI Timing diagram shows the timing information for these signals.



Figure 8-32. SPI Write Cycle



Figure 8-33. SPI Write Cycle with CRC



Figure 8-35. SPI Read Cycle with CRC



## 8.12 Multi-PMIC Synchronization

A multi-PMIC synchronization scheme is implemented in the LP8764-Q1 device to synchronize the power state changes with other PMIC devices. This feature consolidates and simplifies the IO control signals required between the application processor or the microcontroller and multiple PMICs in the system. The control interface consists of an SPMI protocol that communicates the next power state information from the primary PMIC to up to 5 secondary PMICs, and receives feedback signal from the secondary PMICs to indicate any error condition or power state information. Figure 8-36 is the block diagram of the power state synchronization scheme. The primary PMIC in this block diagram is responsible for broadcasting the synchronous system power state data, and processing the error feedback signals from the secondary PMICs. The primary PMIC is the *controller* device on the SPMI bus, and the secondary PMICs are the *target* devices on the SPMI bus.



Figure 8-36. Multi-PMIC Power State Synchronization Block Diagram

In this scheme, each primary and secondary PMIC runs on its own system clock, and maintains its own register map. Each PMIC monitors its own activities and pulls down the open-drain output of nINT or PGOOD pin when errors are detected. The microprocessor must read the status bits from each PMIC device through the I2C or SPI interface to find out the source of the error that is reported.

Figure 8-37 illustrates the pin connections between the primary, the secondary, and the application processor or the System-on-Chip.





Figure 8-37. multi-PMIC Pin Connections

The power sequencer of the multiple PMICs are synchronized at the beginning of each power up and power down sequence; a variation in the sequence timing, however, is still possible due to the ±5% clock accuracy of the independent system clocks on the primary and secondary PMICs. The worst-case sequence timing variation from different PMIC rails is up to ±10% of the target delay time. Figure 8-38 illustrates the creation of this timing variation between PMICs.



Figure 8-38. Multi-PMIC Rail Sequencing Timing Variation

## 8.12.1 SPMI Interface System Setup

An SPMI interface in the LP8764-Q1 device is utilized to communicate the power state transition across multiple PMICs in the system. The SPMI interface contains a *controller* block and a *target* block. There is only one PMIC, which is the primary PMIC, that acts as SPMI controller in any given system. As the SPMI controller it initiates SPMI interface BIST and executes periodic checking of the SPMI bus health.

The primary PMIC has a controller-ID (CID)= 1. The target block of SPMI interface in the primary PMIC device is activated as well, in order to receive SPMI communication messages from the secondary PMICs. The primary PMIC has a target-ID (TID) = 0101.

Each secondary PMIC on the SPMI network only has the target block of its SPMI interface enabled. There cannot be more than five secondary PMICs in the system. The target-IDs (TIDs) for the five secondary PMICs are:

1st target device: 0011
2nd target device: 1100
3rd target device: 1001
4th target device: 0110
5th target device: 1010

All devices in the SPMI network listen to the group target-ID (GTID): 1111. This address is used to communicate all power state transition information in broadcast mode to all connected devices on the SPMI bus.

#### 8.12.2 Transmission Protocol and CRC

The communication between the devices on the network utilizes Extended Register Write command to GTID address 1111 with byte length of 2. Sequence format complies with MIPI SPMI 2.0 specification. First data frame carries the data payload of 5 bits and 3 filler bits.

Communication over the SPMI interface may contain information regarding the power state transition or the unique TID of one or more target devices. In the case of power state information, the data payload contains 5 bits of Trigger ID information and 3 trigger state bits. In the case of TID information, all 8 bits contain the TID of the target device.

Second data frame carries 8 bits of CRC information. CRC polynomial used is  $X^8 + X^2 + X + 1$ . CRC is calculated over the SPMI command frame, the address frame, and the first data frame (which contains the payload and excludes the parity bits in these three frames).

Figure 8-39 shows the data format of the SPMI Extended Register Write Command.





Figure 8-39. SPMI Extended Register Write Command

## 8.12.2.1 Operation with Transmission Errors

If the receiving device detects a parity or CRC error in the incoming sequence it responds with negative ACK/ NACK per SPMI standard.

If the transmitting device sees NACK response, it tries to resend the message as many times as indicated by SPMI\_RETRY\_LIMIT register bits. After that it considers the SPMI bus inoperable, sets SPMI\_ERR\_INT interrupt and goes to the safe recovery state and executes an orderly shutdown. Bus arbitration requests do not count as failed attempts if a target device loses bus arbitration. SPMI\_RETRY\_LIMIT counter is reset after each successful transmission by the device.

If a target device has determined that SPMI does not work reliably it does not respond to any SPMI commands anymore until power-on-reset event has occurred. This "no-response" behavior is to prevent continued operation in a situation where SPMI is unreliable. If a target device does no longer respond to any SPMI command, the controller device on the SPMI bus detects a missing target device on the network during the periodic testing of SPMI bus. The target device then internally handles the SPMI error condition per error handling rules set for the device (in general executing an orderly shutdown). SPMI block signals to the device that SPMI bus error has occurred after the retry limit has been exceeded.

#### 8.12.2.2 Transmitted Information

The SPMI bus is used to carry two types of information:

- PFSM Trigger ID between the SPMI controller and target devices
- TID from SPMI target devices to SPMI controller device

The SPMI controller device reads the TID of the target devices periodically to check the health of the interface. Exchanging Trigger IDs for the power state transition is sufficient to keep the PFSMs of all the devices on the SPMI network in synchronization. Device interrupts explain reason for the power state transitions.

### 8.12.3 SPMI Target Device Communication to SPMI Controller Device

An SPMI target device communicates to the SPMI controller device and any other SPMI target devices, only if there is an internal error that is not SPMI related. The target device initiates the error communication using Arbitration Request with A-bit as defined in the SPMI 2.0 specification. SPMI 2.0 protocol manages the situation with multiple target devices requesting error communication at the same time, by using the target arbitration process as described in SPMI 2.0 specification. Once the SPMI target device wins the arbitration using the A-bit protocol, it performs an Extended Register Write command to Group Target ID (GTID) address 1111 by using the protocol described in Section 8.12.2 for communicating PFSM trigger ID.

### 8.12.3.1 Incomplete Communication from SPMI Target Device to SPMI Controller Device

In case the SPMI controller device detects an arbitration request on the SPMI interface, but the received sequence has an error or is incomplete, the SPMI controller device immediately performs the SPMI Built-In Self-Test (SPMI-BIST). If this SPMI-BIST fails, the SPMI controller device executes the error handling for the SPMI error. If the SPMI-BIST passes successfully, the SPMI controller device resumes normal operation.

### 8.12.4 SPMI-BIST Overview

The SPMI-BIST is performed during BIST state and regularly during runtime operation. Figure 8-40 below illustrates how the SPMI-BIST operates during device power-up.





Figure 8-40. SPMI-BIST Operation

After the input power is detected and verified to be at the correct level, the LP8764-Q1 initializes itself by reading the NVM and performs all actions that are needed to prepare for operation. After this initialization, the LP8764-Q1 enters the BOOT BIST state, in which the internal logic performs a series of tests to verify that the LP8764-Q1 device is OK. As part of this test, the SPMI- BIST is performed. After it is completed successfully, the LP8764-Q1 device goes to the standby state and waits for further signals from the system to initiate the power-up sequence of the processor.

A valid on request initiates the processor power-up sequence. The controller device communicates this event through the SPMI bus to all of the target devices. After that, the power-up sequence is executed and LP8764-Q1 enters the configured mission state.

## 8.12.4.1 SPMI Bus during Boot BIST and RUNTIME BIST

During Boot BIST and RUNTIME BIST, both the Logic BIST (LBIST) on the SPMI logic and the SPMI-BIST are performed to check correct operation of the SPMI bus. The LBIST is performed first before the SPMI-BIST during BOOT BIST and RUNTIME BIST. The SPMI-BIST is implemented by reading TID from each target device on the SPMI bus into the controller device, and ensuring they are unique and match the expected amount of target devices. This process of checking the TID of each target device ensures that:

- All SPMI target devices are present in the system as expected
- The SPMI logic blocks are working on the SPMI controller device and all of the SPMI target devices
- The pins and wires on the ICs and PCB are in working order

The SPMI-BIST is initiated by the SPMI controller block in the primary PMIC by writing a request to all SPMI target device(s) (using GTID) to send their TIDs to the SPMI controller block of the primary PMIC. Upon receiving this command from the SPMI controller device, the SPMI target devices request SPMI bus arbitration using the SR-bit protocol. Upon winning the bus arbitration the SPMI target devices transmit their TID into the SPMI target block of the primary PMIC.

The SPMI controller block of the primary PMIC contains a list of all SPMI target device(s) on the SPMI bus and their TIDs in the register set. The SPMI controller block of the primary PMIC reads the TID from each SPMI target device and compares the result with the stored TID for the corresponding SPMI target device. The SPMI controller device has to ensure that every non-zero TID on its list is returned, in order to support use cases in which there are two or more identical SPMI target devices, with same TID, in the system. In these cases, it is mandatory that the expected number of the same TIDs is returned. If no identical PMICs are to be used, then a return of the same TID multiple times is an error due to incorrect assembly of identical PMICs onto the PCB. An all-zero TID stored in the list of the primary PMIC indicates that there are no SPMI target device(s) present on the SPMI Bus.

### 8.12.4.2 Periodic Checking of the SPMI

The SPMI controller block in the primary PMIC executes the SPMI-BIST periodically while device is operating. The time-period after the SPMI-BIST is repeated according factory-configured settings during the device boot time, and after the device reaches mission states. The factory-configured settings of this SPMI-BIST time period must be the same for all PMICs on the same SPMI network. The SPMI target devices on the SPMI bus expect a request for sending its TID from the SPMI controller device within 1.5x the factory-configured period . This factor 1.5x provides enough margin for clock uncertainty between the SPMI controller device and the SPMI target device.

During mission state operation, the SPMI controller device expects the SPMI target devices to respond to the TID request within the factory-configured polling time-out period. In other words, from the polling start command each SPMI target device must respond within this factory-configured time interval.

During boot time or when the device enters Safe Recovery state, to prevent the SPMI controller device from polling the SPMI target devices too often while one or more of these recovering from a system error such as a thermal shutdown event, the device sets a longer timeout period that allows the SPMI target devices to respond to the SPMI controller device before he SPMI controller device reports an error.

If one or more devices on the SPMI bus cause a violating of the polling time-out period either during start-up or during normal operation, the SPMI controller block in the affected PMIC(s) sets a SPMI error trigger signal to the PFSM of the affected PMIC(s), causing a complete shutdown of the affected PMIC(s). As a result, the affected PMIC(s) no longer respond on the SPMI bus, which in turn is detected by the SPMI controller block off the non-affected PMICs on the SPMI bus. The SPMI controller block in these PMICs sets an SPMI error to the PFSM in these PMICs, causing a complete shutdown of these PMICs. Therefore, all PMICs are finally shutdown if one or more devices on the SPMI bus cause a violating of the polling time-out period .

## 8.12.4.3 SPMI Message Priorities

The SPMI Bus uses the protocol priority levels listed in Table 8-15 for each type of communication message.

Name of priority level in SPMI standard SPMI protocol priority level Message types State transition messages from A-bit arbitration Highest target device(s) to controller device State transition messages from priority arbitration controller device to target device(s) target device TID to controller SR-bit arbitration device Controller device request of TIDs Lowest secondary arbitration from target device(s)

Table 8-15. SPMI Message Types and Priorities

# 8.13 NVM Configurable Registers

## 8.13.1 Register Page Partitioning

The registers in the LP8764-Q1 device are organized into five internal pages. Each page represents a different type of register. The below list shows the pages with their register types:

- Page 0: User Registers
- Page 1: NVM Control, Configuration, and Test Registers
- Page 2: Trim Registers
- · Page 3: SRAM for PFSM Registers
- Page 4: Watchdog Registers

Product Folder Links: / P8764-Q1

#### Note

When I<sup>2</sup>C Interfaces are used, each of the above listed register pages has its own 6-bit I<sup>2</sup>C device address. In order to address Page 0 to 3, the two LSBs if the pre-configured I2C1\_ID are replaced with 00 for Page 0, 01 for Page 1, 10 for Page 2 and 11 for Page 3. As an example, if I2C1\_ID=0x26 (0100110b), Page 0 to 3 have following addresses:

Page 0: 0100100Page 1: 0100101Page 2: 0100110Page 3: 0100111

For Page 4 the I<sup>2</sup>C device address is according register bits I2C2\_ID. Therefore, in case both I<sup>2</sup>C1 and I<sup>2</sup>C2 Interfaces are used, each LP8764-Q1 device occupies four I<sup>2</sup>C device addresses (for Page 0, Page 1, Page 2 and Page 3) on the I<sup>2</sup>C1 bus and one I<sup>2</sup>C device address (for Page 4) on the I<sup>2</sup>C2 bus. And in case only I<sup>2</sup>C1 Interfaces is used, each LP8764-Q1 device occupies five I<sup>2</sup>C device addresses (for Page 0, Page 1, Page 2, Page 3 and Page 4) on the I<sup>2</sup>C1 bus. In case multiple devices are used on a common I<sup>2</sup>C bus, care must be taken to avoid overlapping I<sup>2</sup>C device addresses.

#### Note

When SPI Interface is used, the above listed register pages are addresses with the PAGE[2:0] bits: 0x0 addresses Page 0, 0x1 addresses Page 1, 0x2 addresses Page 2, 0x3 addresses Page 3

## 8.13.2 CRC Protection for Configuration, Control, and Test Registers

The LP8764-Q1 device includes a static CRC-16 engine to protect all the static registers of the device. Static registers are registers in Page 1, 2, and 3, with values that do not change once loaded from NVM. The CRC-16 engine continuously checks the control registers on the device. The expected CRC-16 value is stored in the NVM. When the CRC-16 engine detects a mismatch between the calculated and expected CRC-16 values, the interrupt bit REG\_CRC\_ERR\_INT is set and the device forces an orderly shutdown sequence to return to the SAFE RECOVERY state. The device NVM control, configuration, and test registers in page 1 are protected against read or write access when the device is in normal functional mode.

The CRC-16 engine uses a standard CRC-16 polynomial to calculate the internal known-good checksum-value, which is  $X^{16} + X^{14} + X^{13} + X^{12} + X^{10} + X^{8} + X^{6} + X^{4} + X^{3} + X + 1$ .

The initial value for the remainder of the polynomial is all 1s and is in big-endian bit-stream order. The inversion of the calculated result is enabled.

#### **Note**

The CRC-16 engine assumes a default value of '0' for all undefined or reserved bits in all control registers. Therefore, the software MUST NOT write the value of '1' to any of these undefined or reserved bits. If the value of '1 is written to any undefined or reserved bit of a writable register, the CRC-16 engine detects a mismatch between the calculated and expected CRC-16 values, and hence the interrupt bit REG\_CRC\_ERR\_INT is set and the device forces an orderly shutdown sequence to return to the SAFE RECOVERY state.

# 8.13.3 CRC Protection for User Registers

A dynamic CRC-8 engine exists to protect registers that have values that can change during operation. These are registers in Page 1 and 4. When writes occur to these pages, the dynamic CRC-8 is checked, computed, and updated. Continuously during operation the CRC-8 are evaluated and verified in a round-robin fashion.

The CRC-8 engine utilizes the Polynomial(0xA6) =  $X^8 + X^6 + X^3 + X^2 + 1$ , which provides a H4 hamming distance.



#### Note

If a RESERVED bit in a R/W configuration register gets set to 1h through a I2C/SPI write, the LP8764-Q1 detects a CRC error in the register map. Therefore, it is important that system software involved in the I2C/SPI write-access to the LP8764-Q1 keeps all RESERVED bits (i.e. all bits with the word RESERVED in the Register Field Description tables in the Register Map section LP8764x map Registers at 0h.

### 8.13.4 Register Write Protection

For safety application, in order to prevent unintentional writes to the control registers, the LP8764-Q1 device implements locking and unlocking mechanisms to many of its configuration/control registers described in the following subsections.

## 8.13.4.1 ESM and WDOG Configuration Registers

The configuration registers for the watchdog and the ESM are locked when their monitoring functions are in operation. The locking mechanism and the list of the locked watchdog register is described under Section 8.14.2. The locking mechanism and the list of the locked ESM registers is described under Section 8.15

## 8.13.4.2 User Registers

User registers in page 0, except the ESM and the WDOG configuration registers described in Section 8.13.4.1, and the interrupt registers (x INT) at address 0x5a through 0x6c in page 0, can be write protected by a dedicated lock. User must write '0x9B' to the REGISTER LOCK register to unlock the register. Writing any value other than '0x9B' activates the lock again. To check the register lock status, user must read the REGISTER LOCK STATUS bit. When this bit is '0', it indicates the user registers are unlocked. When this bit is '1', the user registers are locked. During start-up sequence such as powering up for the first time, waking up from LP STANDBY, or recovering from SAFE RECOVERY, the user registers are unlocked automatically.

As an extra measure of protection to prevent the accidental change of the buck frequency while the buck is in operation, the BUCKn FREQ SEL register bits are locked by the pre-configured NVM settings, unless mentioned otherwise in the User's Guide of the orderable part number. .

Product Folder Links: 1 P8764-Q1

## 8.14 Watchdog (WD)

The watchdog monitors the correct operation of the MCU. This watchdog requires specific messages from the MCU in specific time intervals to detect correct operation of the MCU. The MCU can control the logic-level of the EN\_DRV pin when the watchdog detects correct operation of the MCU. When the watchdog detects an incorrect operation of the MCU, the LP8764-Q1 device pulls the EN\_DRV pin low. This EN\_DRV pin can be used in the application as a control-signal to deactivate the power output stages, for example a motor driver, in case of incorrect operation of the MCU.

The watchdog has two different modes that are defined as follows:

**Trigger mode** In trigger mode, the MCU applies a pulse signal with a minimum pulse width of t<sub>WD\_pulse</sub> on the pre-assigned GPIO input pin to send the required watchdog trigger. To select this mode, the MCU must clear bit WD MODE SELECT. Section 8.14.6 provides more details.

Q&A In Q&A mode, the MCU sends watchdog answers through the I2C1 bus, I2C2 bust or SPI (question and bus. (Which of these communication busses is to be used depends on the NVM configuration. answer) mode Please refer to the User's Guide of the orderable part number for further details). To select this mode, the MCU must set bit WD MODE SELECT. Section 8.14.8 provides more details.

## 8.14.1 Watchdog Fail Counter and Status

The watchdog includes a watchdog fail counter WD\_FAIL\_CNT[3:0] that increments because of *bad events* or decrements because of *good events*. Furthermore, the watchdog includes two configurable thresholds:

- 1. Fail-threshold (configurable through bits WD\_FAIL\_TH[2:0])
- 2. Reset-threshold (configurable through bits WD RST TH[2:0])

When the WD\_FAIL\_CNT[3:0] counter value is less than or equal to the configured Watchdog-Fail threshold (WD\_FAIL\_TH[2:0]) and bit WD\_FIRST\_OK=1, the MCU can set the ENABLE\_DRV bit when no other error-flags are set.

When the WD\_FAIL\_CNT[3:0] counter value is greater than the configured Watchdog-Fail threshold (WD\_FAIL\_CNT[3:0] > WD\_FAIL\_TH[2:0]), the device clears the ENABLE\_DRV bit, sets the error-flag WD FAIL INT, and pulls the nINT pin low.

When the WD\_FAIL\_CNT[3:0] counter value is greater than the configured Watchdog-Fail plus Watchdog-Reset threshold (WD\_FAIL\_CNT[3:0] > (WD\_FAIL\_TH[2:0] + WD\_RST\_TH[2:0])) and the watchdog-reset function is enabled (configuration bit WD\_RST\_EN=1), the device generates a WD\_ERROR trigger in the state machine (see Table 8-5) and sets the error-flag WD\_RST\_INT, and pulls the nINT pin low. Unless described otherwise in the User's Guide of the orderable part number, this WD\_ERROR trigger in the state machine causes the LP8764-Q1 to execute a warm-reset, during which the GPIO pins assigned as nRSTOUT and nRSTOUT\_SoC are pulled low, and released after a pre-configured delay time.

The device clears the WD\_FAIL\_CNT[3:0] each time the watchdog enters the Long Window. The status bits WD\_FAIL\_INT and WD\_RST\_INT are latched until the MCU writes a '1' to these bits.

Overview of Watchdog Fail Counter Value Ranges and Corresponding Device Status gives an overview of the Watchdog Fail Counter value ranges and the corresponding device status.

Table 8-16. Overview of Watchdog Fail Counter Value Ranges and Corresponding Device Status

| Watchdog Fail Counter value<br>WD_FAIL_CNT[3:0]                                                                                                   | Device Status                                                                                                                                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD_FAIL_CNT[3:0] ≤ WD_FAIL_TH[2:0]                                                                                                                | MCU can set the ENABLE_DRV bit if WD_FIRST_OK=1 and no other error-flags are set                                                                                                                                                                               |
| $\begin{split} & \text{WD\_FAIL\_TH[2:0]} < \text{WD\_FAIL\_CNT[3:0]} \leq (\text{WD\_FAIL\_TH[2:0]} + \\ & \text{WD\_RST\_TH[2:0]}) \end{split}$ | The device clears the ENABLE_DRV bit, sets error-flag WD_FAIL_INT and pulls the nINT pin low                                                                                                                                                                   |
| WD_FAIL_CNT[3:0] > (WD_FAIL_TH[2:0] + WD_RST_TH[2:0])                                                                                             | If configuration bit WD_RST_EN=1, device generates WD_ERROR trigger in the state machine and reacts as defined in the PFSM, sets the error-flag WD_RST_INT, and pulls the nINT pin low. See Summary of Interrupt Signals for the interrupt handling of WD_RTS. |

The WD\_FAIL\_CNT[3:0] counter responds as follows:

- When the Watchdog is in the Long-Window, the WD FAIL CNT[3:0] is cleared to 4'b0000
- A good event decrements the WD FAIL CNT[3:0] by one before the start of the next Window-1
- A bad event increments the WD\_FAIL\_CNT[3:0] by one before the start of the next Window-1

Refer to Watchdog Trigger Mode and Watchdog Q&A Related Definitions respectively for definitions of good events and bad events.

### 8.14.2 Watchdog Start-Up and Configuration

When the device releases the nRSTOUT pin, the watchdog starts with the Long Window. This Long Window has a time interval (t<sub>LONG WINDOW</sub>) with a default value set in bits WD\_LONGWIN[7:0].

As long as the watchdog is in the Long Window, the MCU can configure the watchdog through the following register bits:

- WD\_EN to enable or disable the watchdog
- WD LONGWIN[7:0] to increase the duration of the Long-Window time-interval
- WD MODE SELECT to select the Watchdog mode (Trigger mode or Q&A Mode)
- WD PWRHOLD to activate the Watchdog Disable function (more detail in Section 8.14.4)
- WD RETURN LONGWIN to configure whether to return to Long-Window or continue to the next sequence after the completion of the current watchdog sequence (more detail in Section 8.14.4)
- WD WIN1[6:0] to configure the duration of the Window-1 time-interval
- WD WIN2[6:0] to configure the duration of the Window-2 time-interval
- WD RST EN to enable or disable the watchdog-reset function
- WD FAIL TH[2:0] to configure the Watchdog-Fail threshold
- WD RST TH[2:0] to configure the Watchdog-Reset threshold
- WD\_QA\_FDBK[1:0] to configure the settings for the reference answer-generation
- WD QA LFSR[1:0] to configure the settings for the question-generation
- WD QUESTION SEED[3:0] to configure the starting-point for the 1st question-generation

The device keeps the above register bit values configured by the MCU as long as the device is powered.

The MCU can configure the time interval of the Long Window (t<sub>LONG WINDOW</sub>) with the WD\_LONGWIN[7:0] bits. The WD LONGWIN[7:0] bits are defined as:

- 0x00: 80 ms
- 0x01 0x40: 125 ms to 8 sec, in 125-ms steps
- 0x41 0xFF: 12 sec to 772 sec, in 4-sec steps

Use Equation 5 and Equation 6 to calculate the minimum and maximum values for the Long Window  $(t_{LONG\ WINDOW})$  time interval when WD\_LONGWIN[7:0] > 0x00:

$$t_{LONG\_WINDOW\_MIN} = WD\_LONGWIN[7:0] \times 0.95$$
 (5)

$$t_{LONG\_WINDOW\_MAX} = WD\_LONGWIN[7:0] \times 1.05$$
 (6)

When the MCU clears bit WD EN, the watchdog goes out of the Long Window and disables the watchdog. When the watchdog is disabled in this way, the MCU can set bit WD EN back to '1' to enable the watchdog again, and the MCU can control the ENABLE DRV bit when no other error-flags are set. The MCU must clear bit WD PWRHOLD before setting bit WD EN back to '1' to start the watchdog in Long Window.

The watchdog locks the following configuration register bits when it goes out of the Long Window and starts the first watchdog sequence:

- WD WIN1[6:0]
- WD WIN2[6:0]
- WD LONGWIN[7:0]
- WD MODE SELECT
- WD QA FDBK[1:0], WD QA LFSR[1:0] and WD QUESTION SEED[3:0]
- WD\_RST\_EN, WD\_EN, WD\_FAIL\_TH[2:0] and WD\_RST\_TH[2:0]

## 8.14.3 MCU to Watchdog Synchronization

In order to go out of the Long Window and start the first watchdog sequence, the MCU must do the following before elapse of the Long Window time interval:

- Clear bits WD PWRHOLD (more detail in Section 8.14.4)
- Apply a pulse signal with a minimum pulse-width t<sub>WD\_pulse</sub> on the pre-assigned GPIO pin in the case the watchdog is configured for Trigger mode, or
- Write four times to WD\_ANSWER[7:0] in the case the watchdog is configured for Q&A mode

When the MCU fails to get the watchdog out of the Long Window before the configured Long Window time interval ( $t_{LONG\_WINDOW}$ ) elapses, the device goes through a warm reset, and sets the WD\_LONGWIN\_TIMEOUT\_INT. This bit latched until the MCU writes a '1' to clear it.

### 8.14.4 Watchdog Disable Function

In case the MCU needs to be reprogrammed while the watchdog monitors the correct operation of the MCU, the MCU can set bit WD\_RETURN\_LONGWIN to put the watchdog back in the Long Window. When the MCU set this bit, the watchdog returns to the Long Window after the current Watchdog Sequence completes. In order to make the watchdog stay in the Long Window as long as needed the MCU can either re-configure the Long Window (t<sub>LONG\_WINDOW</sub>) time interval, or set the WD\_PWRHOLD bit. Once the MCU starts the first watchdog sequence (as described in Section 8.14.3), the MCU must clear bit WD\_RETURN\_LONGWIN before the end of the first watchdog sequence in order to continue the watchdog sequence operation.

### 8.14.5 Watchdog Sequence

Once the watchdog is out of the Long Window, each watchdog sequence starts with a Window-1 followed by a Window-2. The watchdog ends the current sequence and after one 20-MHz system clock cycle starts a next sequence when one of the events below occurs:

- The configured Window-2 time period elapses
- The watchdog detects a pulse signal with a minimum pulse-width t<sub>WD\_pulse</sub> on the pre-assigned GPIO pin if the watchdog is used in Trigger mode
- The watchdog detects four times a write access to WD\_ANSWER[7:0] in case the watchdog is used in Q&A mode

The MCU can configure the time periods of the Window-1 (t<sub>WINDOW1</sub>) and Window-2 (t<sub>WINDOW2</sub>) with the bits WD WIN1[6:0] and WD WIN2[6:0] respectively, before starting the sequence.

Use Equation 7 and Equation 8 to calculate the minimum and maximum values for the twindows time interval.

$$t_{WINDOW1\ MIN} = (WD_WIN1[6:0] + 1) \times 0.55 \times 0.95 \text{ ms}$$
 (7)

$$t_{WINDOW1\ MAX} = (WD_WIN1[6:0] + 1) \times 0.55 \times 1.05 \text{ ms}$$
 (8)

Use Equation 9 and Equation 10 to calculate the minimum and maximum values for the twindow. 2 time interval.

$$t_{WINDOW2\_MIN} = (WD\_WIN2[6:0] + 1) \times 0.55 \times 0.95 \text{ ms}$$
 (9)

$$t_{WINDOW2\ MAX} = (WD_WIN2[6:0] + 1) \times 0.55 \times 1.05 \text{ ms}$$
 (10)



## 8.14.6 Watchdog Trigger Mode

When the LP8764-Q1 device is configured to use the Watchdog Trigger Mode, the watchdog receives the watchdog-triggers from the MCU on the pre-assigned GPIO pin. A rising edge on this GPIO pin, followed by a stable logic-high level on that pin for more than the maximum pulse time,  $t_{WD\_pulse(max)}$ , is a watchdog-trigger. The watchdog uses a deglitch filter with a  $t_{WD\_pulse}$  filter time and the internal 20-MHz system clock to create the internally-generated trigger pulse from the watchdog-trigger on the pre-assigned GPIO pin.

The watchdog detects a *good event* when the watchdog-trigger comes in Window-2. The rising edge of the watchdog-trigger on the pre-assigned GPIO pin must occur for at least the t<sub>WD\_pulse</sub> time before the end of Window-2 to generate such a good event.

The watchdog detects a bad event when one of the following events occurs:

- The watchdog-trigger comes in Window-1. The rising edge of the watchdog-trigger on the pre-assigned GPIO pin must occur for at least the t<sub>WD\_pulse</sub> time before the end of Window-1 to generate such a bad event. In case of this bad event, the device sets bits WD\_TRIG\_EARLY and WD\_BAD\_EVENT.
- No watchdog-trigger comes in Window-2. In case of this bad event (also referred to as time-out event), the device sets bits WD\_TIMEOUT and WD\_BAD\_EVENT.

Please consider that the minimum WD-pulse duration needs to meet the maximum deglitch time two\_pulse (max).

The status bit WD\_BAD\_EVENT is read-only. The watchdog clears the WD\_BAD\_EVENT status bit at the end of the watchdog-sequence.

Section 8.14.7 shows the flow-chart of the watchdog in Trigger mode.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 8.14.7 WatchDog Flow Chart and Timing Diagrams in Trigger Mode



Figure 8-41. Flow Chart for WatchDog Monitor in Trigger Mode

Figure 8-42, Figure 8-43, Figure 8-44, Figure 8-45, and Figure 8-46 give examples of watchdog is trigger mode with good and bad events after device start-up. In these figures, the red bended arrows indicate a delay of one 20-MHz system clock cycle.





Figure 8-42. Watchdog in Trigger Mode - Normal MCU Start-up with Correct Watchdog-Triggers





Figure 8-43. Watchdog in Trigger Mode – MCU Does Not Send Watchdog-Triggers After Start-up



Figure 8-44. Watchdog in Trigger Mode – Bad Event (Watchdog-Triggers in Window-1) After Start-up



Figure 8-45. Watchdog in Trigger Mode - Bad Events (Too Short or no Trigger in Window-2) After Start-up





Figure 8-46. Watchdog in Trigger Mode – Good Events (Correct Watchdog-Triggers) After Start-up, Followed by a Bad-Event (No Watchdog-Trigger in Window-2) and After That Followed by a Good Event.

### 8.14.8 Watchdog Question-Answer Mode

When the LP8764-Q1 device is configured to use the Watchdog Question Answer mode, the watchdog requires specific messages from the MCU in specific time intervals to detect correct operation of the MCU.

The device provides a question for the MCU in WD\_QUESTION[3:0] during operation. The MCU performs a fixed series of arithmetic operations on this question to calculate the required 32-bit answer. This answer is split into four answer bytes: Answer-3, Answer-2, Answer-1, and Answer-0. The MCU writes these answer bytes one byte at a time into WD\_ANSWER[7:0] from the SPI or the dedicated I<sup>2</sup>C2 interface, mapped to GPIO2 and GPIO3 pins.

A good event occurs when the MCU sends the correct answer-bytes calculated for the current question in the correct watchdog window and in the correct sequence.

A bad event occurs when one of the events that follows occur:

- The MCU sends the correct answer-bytes, but not in the correct watchdog window.
- · The MCU sends incorrect answer-bytes.
- The MCU returns correct answer-bytes, but in the incorrect sequence.

If the MCU stops providing answer-bytes for the duration of the watchdog time-period, the watchdog detects a time-out event. This time-out event sets the WD\_TIMEOUT status bit, increments the WD\_FAIL\_CNT[3:0] counter, and starts a new watchdog sequence.

### 8.14.8.1 Watchdog Q&A Related Definitions

A question and answer are defined as follows:

Question A question is a 4-bit word (see Section 8.14.8.2).

The watchdog provides the question to the MCU when the MCU reads the WD QUESTION[3:0] bits.

The MCU can request each new question at the start of the watchdog sequence, but this is not required to calculate the answer. The MCU can also have a software implementation that generates the question according the circuit shown in Figure 8-49. Nevertheless, the answer and therefore the answer-bytes are always based on the question generated inside the watchdog of the device. So, if the MCU generates an incorrect question and gives answer-bytes calculated from this incorrect question, the watchdog detects a bad event

**Answer** An answer is a 32-bit word that is split into four answer bytes: Answer-3, Answer-2, Answer-1, and Answer-0.

The watchdog receives an answer-byte when the MCU writes to the WD\_ANSWER[7:0] bits. For each question, the watchdog requires four correct answer-bytes from the MCU in the correct timing and order (Answer-3, Answer-2, and Answer-1 in Window 1 in the correct sequence, and Answer-0 in Window 2) to detect a good event.

The watchdog sequence in Q&A mode ends after the MCU writes the fourth answer byte (Answer-0), or after a time-out event when the Window-2 time-interval elapses.





(1) The MCU is not required to read the question. The MCU can give correct answer-bytes Answer-3, Answer-2, Answer-1 as soon as Window-1 starts. The next watchdog sequence always starts in 1 system clock cycle after the watchdog receives the final Answer-0.

(2) The MCU can put other I<sup>2</sup>C or SPI commands in-between the write-commands to WD\_ANSWER[7:0] (even re-requesting the question). The insertion of other commands in-between the write-commands to WD\_ANSWER[7:0] has no influence on the detection of a good event, as long as the three correct answer-bytes in Window-1 are in the correct sequence, and the fourth correct answer-byte is provided before the configured Window-2 time-interval elapses.

Figure 8-47. Watchdog Sequence in Q&A Mode

### 8.14.8.2 Question Generation

The watchdog uses a 4-bit *question counter* (QST\_CNT[3:0] bits in Figure 8-48), and a 4-bit Markov chain to generate a 4-bit question. The MCU can read this question in the WD\_QUESTION[3:0] bits. The watchdog generates a new question when the question counter increments, which only occurs when the watchdog detects a good event. The watchdog does not generate a new question when it detects a bad event or a time-out event.

The question-counter provides a clock pulse to the Markov chain when it transitions from 4'b1111 to 4'b0000. The question counter and the Markov chain are set to the default value of 4'b0000 when the watchdog goes out of the Long Window.

Figure 8-48 shows the logic combination for the WD\_QUESTION[3:0] generation.

Figure 8-49 shows how the logic combination of the question-counter with the WD\_ANSW\_CNT[1:0] status bits generates the reference answer-bytes.





(1) If the current value for bits (x1, x2, x3, x4) is 4'b0000, the next value for these bits (x1, x2, x3, x4) is 4'b0001, and all further question generation begins from this value.

Figure 8-48. Watchdog Question Generation





8.14.8.3 Answer Comparison

The 2-bit, watchdog-answer counter, WD\_ANSW\_CNT[1:0], counts the number of received answer-bytes and controls the generation of the reference answer-byte as shown in Figure 8-49. At the start of each watchdog sequence, the default value of the WD\_ANSW\_CNT[1:0] counter is 2'b11 to indicate that the watchdog expects the MCU to write the correct Answer-3 in WD\_ANSWER[7:0].

The device sets the WD\_ANSW\_ERR status bit as soon as one answer byte is not correct. The device clears this status bit only if the MCU writes a '1' to this bit.

#### 8.14.8.3.1 Sequence of the 2-bit Watchdog Answer Counter

The sequence of the 2-bit, watchdog answer-counter is as follows for each counter value:

- WD\_ANSW\_CNT[1:0] = 2'b11:
  - 1. The watchdog calculates the reference Answer-3.
  - 2. A write access occurs. The MCU writes the Answer-3 byte in WD\_ANSWER[7:0].
  - 3. The watchdog compares the reference Answer-3 with the Answer-3 byte in WD ANSWER[7:0].
  - 4. The watchdog decrements the WD\_ANSW\_CNT[1:0] bits to 2b'10 and sets the WD\_ANSW\_ERR status bit to 1 if the Answer-3 byte was incorrect.



- WD\_ANSW\_CNT[1:0] = 2b'10:
  - 1. The watchdog calculates the reference Answer-2.
  - 2. A write access occurs. The MCU writes the Answer-2 byte in WD ANSWER[7:0].
  - 3. The watchdog compares the reference Answer-2 with the Answer-2 byte in WD ANSWER[7:0]..
  - 4. The watchdog decrements the WD\_ANSW\_CNT[1:0] bits to 2b'01 and sets the WD\_ANSW\_ERR status bit to 1 if the Answer-2 byte was incorrect.
- WD\_ANSW\_CNT[1:0] = 2b'01:
  - 1. The watchdog calculates the reference Answer-1.
  - 2. A write access occurs. The MCU writes the Answer-1 byte in WD ANSWER[7:0].
  - 3. The watchdog compares the reference Answer-1 with the Answer-1 byte in WD ANSWER[7:0]...
  - 4. The watchdog decrements the WD\_ANSW\_CNT[1:0] bits to 2b'00 and sets the WD\_ANSW\_ERR status bit to 1 if the Answer-1 byte was incorrect.
- WD\_ANSW\_CNT[1:0] = 2b'00:
  - 1. The watchdog calculates the reference Answer-0.
  - 2. A write access occurs. The MCU writes the Answer-0 byte in WD ANSWER[7:0].
  - 3. The watchdog compares the reference Answer-0 with the Answer-0 byte in WD ANSWER[7:0].
  - 4. The watchdog sets the WD\_ANSW\_ERR status bit to 1 if the Answer-0 byte was incorrect.
  - 5. The watchdog starts a new watchdog sequence and sets the WD\_ANSW\_CNT[1:0] to 2'b11'.

The MCU needs to clear the bit by writing a '1' to the WD ANSW ERR bit.

Table 8-17. Set of Questions and Corresponding Answer-Bytes Using the Default Setting of WD\_QA\_CFG Register

| WD QUESTION      | ANSWER-BYTES (EACH BYTE TO BE WRITTEN INTO WD_ANSWER[7:0]) |                           |                           |                           |  |
|------------------|------------------------------------------------------------|---------------------------|---------------------------|---------------------------|--|
| WD QUESTION      | ANSWER-3                                                   | ANSWER-2                  | ANSWER-1                  | ANSWER-0                  |  |
| WD_QUESTION[3:0] | WD_ANSW_CNT [1:0] = 2'b11                                  | WD_ANSW_CNT [1:0] = 2'b10 | WD_ANSW_CNT [1:0] = 2'b01 | WD_ANSW_CNT [1:0] = 2'b00 |  |
| 0x0              | FF                                                         | 0F                        | F0                        | 00                        |  |
| 0x1              | В0                                                         | 40                        | BF                        | 4F                        |  |
| 0x2              | E9                                                         | 19                        | E6                        | 16                        |  |
| 0x3              | A6                                                         | 56                        | A9                        | 59                        |  |
| 0x4              | 75                                                         | 85                        | 7A                        | 8A                        |  |
| 0x5              | 3A                                                         | CA                        | 35                        | C5                        |  |
| 0x6              | 63                                                         | 93                        | 6C                        | 9C                        |  |
| 0x7              | 2C                                                         | DC                        | 23                        | D3                        |  |
| 0x8              | D2                                                         | 22                        | DD                        | 2D                        |  |
| 0x9              | 9D                                                         | 6D                        | 92                        | 62                        |  |
| 0xA              | C4                                                         | 34                        | СВ                        | 3B                        |  |
| 0xB              | 8B                                                         | 7B                        | 84                        | 74                        |  |
| 0xC              | 58                                                         | A8                        | 57                        | A7                        |  |
| 0xD              | 17                                                         | E7                        | 18                        | E8                        |  |
| 0xE              | 4E                                                         | BE                        | 41                        | B1                        |  |
| 0xF              | 01                                                         | F1                        | 0E                        | FE                        |  |

### 8.14.8.3.2 Watchdog Sequence Events and Status Updates

The watchdog sequence events are as follows for the different scenarios listed:

- A good event occurs when all answer bytes are correct in value and timing. After such a good event, following events occur:
  - 1. The WD FAIL CNT[2:0] counter decrements by one at the end of the watchdog-sequence.
  - 2. The question-counter increments by one and the watchdog generates a new question.
- A bad event occurs when all answer-bytes are correct in value but not in correct timing. After such a bad event, following events occur:

Product Folder Links: LP8764-Q1



- 1. The WD\_SEQ\_ERR and WD\_BAD\_EVENT status bits are set if Window-1 time-interval elapses before watchdog has received Answer-3. Answer-2 and Answer-1.
- 2. The WD ANSW EARLY and WD BAD EVENT status bits are set if watchdog receives all four answers in Window-1.
- 3. The WD FAIL CNT[2:0] counter increments by one at the end of the watchdog-sequence.
- 4. The question-counter does not change, and hence the watchdog does not generate a new question.
- A bad event occurs when one or more of the answer-bytes are not correct in value but in correct timing. After such a bad event, following events occur:
  - 1. The WD\_ANSW\_ERR and WD\_BAD\_EVENT status bits are set as soon as the watchdog detects an incorrect answer-byte.
  - 2. The WD FAIL CNT[2:0] counter increments by one at the end of the watchdog-sequence.
  - 3. The question-counter does not change, and hence the watchdog does not generate a new question.
- A bad event occurs when one or more of the answer-bytes are not correct in value and not in correct timing. After such a bad event, following events occur:
  - 1. The WD ANSW ERR and WD BAD EVENT status bits are set as soon as the watchdog detects an incorrect answer-byte.
  - 2. The WD SEQ ERR and WD BAD EVENT status bits are set if Window-1 time-interval elapses before watchdog has received Answer-3, Answer-2 and Answer-1.
  - 3. The WD\_ANSW\_EARLY and WD\_BAD\_EVENT status bits are set if watchdog receives all four answerbytes in Window-1.
  - 4. The WD FAIL CNT[2:0] counter increments by one at the end of the watchdog-sequence.
  - 5. The question-counter does not change, and hence the watchdog does not generate a new question.
- A time-out event occurs when the device receives less than 4 answer-bytes before Window-2 time-interval elapses. After a time-out event occurs, following events occur:
  - 1. WD SEQ ERR and WD BAD EVENT status bits are set if Window-1 time-interval elapses before watchdog has received Answer-3, Answer-2 and Answer-1.
  - 2. The WD\_TIMEOUT and WD\_BAD\_EVENT status bits are set at the end of the watchdog-sequence.
  - 3. The WD FAIL CNT[2:0] counter increments by one at the end of the watchdog-sequence.
  - 4. The question-counter does not change, and hence the watchdog does not generate a new question.

The status bit WD BAD EVENT is read-only. The watchdog clears the WD BAD EVENT status bit at the end of the watchdog-sequence.

The status bits WD\_SEQ\_ERR, WD\_ANSW\_EARLY, and WD\_TIMEOUT are latched until the MCU writes a '1' to these bits. If one or more of these status bits are set, the watchdog can still detect a good event in the next watchdog-sequence. These status bits are read-only. The watchdog clears the WD\_BAD\_EVENT status bit at the end of the watchdog-sequence.

Figure 8-50 shows the flow-chart of the watchdog in Q&A mode.





Figure 8-50. Flow Chart for WatchDog in Q&A Mode



## 8.14.8.3.3 Watchdog Q&A Sequence Scenarios

# Table 8-18. Correct and Incorrect WD Q&A Sequence Run Scenarios

| NUMBER OF WD ANSWERS              |                                   | -18. Correct and inco                                                                                                                 | WD STATUS BITS IN WDT_STATUS REGISTER |    |                  |    |                                                                                              |
|-----------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----|------------------|----|----------------------------------------------------------------------------------------------|
| RESPONSE<br>WINDOW 1              | RESPONSE<br>WINDOW 2              | ACTION                                                                                                                                | ANSW_ERR ANSW_EARLY                   |    | SEQ_ERR TIME_OUT |    | COMMENTS                                                                                     |
| 0 answers                         | 0 answers                         | -New WD cycle starts after the end of RESPONSE WINDOW 2 -Increment WD failure counter -New WD cycle starts with the same WD question  | 0b                                    | 0b | 1b               | 1b | No answers                                                                                   |
| 0 answers                         | 4 INCORRECT answers               | -New WD cycle starts after the<br>4th WD answer<br>-Increment WD failure counter<br>-New WD cycle starts with the<br>same WD question | 1b                                    | Ob | 1b               | Ob | WD_ANSW_CNT[1:0] = 3                                                                         |
| 0 answers                         | 4 CORRECT answers                 | -New WD cycle starts after the<br>4th WD answer<br>-Increment WD failure counter<br>-New WD cycle starts with the<br>same WD question | 0b                                    | Ob | 1b               | 0b | WD_ANSW_CNT[1:0] = 3                                                                         |
| 0 answers                         | 1 CORRECT answer                  | -New WD cycle starts after the                                                                                                        |                                       |    |                  |    | Less than 3 CORRECT                                                                          |
| 1 CORRECT answer 2 CORRECT answer | 1 CORRECT answer 1 CORRECT answer | end of RESPONSE WINDOW 2<br>-Increment WD failure counter<br>-New WD cycle starts with the<br>same WD question                        | 0b                                    | 0b | 1b               | 1b | ANSWER in RESPONSE WINDOW 1 and 1 CORRECT ANSWER in RESPONSE WINDOW 2 (WD_ANSW_CNT[1:0] < 3) |
| 0 answers                         | 1 INCORRECT answer                | -New WD cycle starts after the                                                                                                        |                                       |    |                  |    | Less than 3 CORRECT<br>ANSWER in RESPONSE                                                    |
| 1 CORRECT answer                  | 1 INCORRECT answer                | end of RESPONSE WINDOW 2 -Increment WD failure counter -New WD cycle starts with the                                                  | 1b                                    | 0b | 1b               | 1b | WINDOW 1 and 1<br>INCORRECT ANSWER in                                                        |
| 2 CORRECT answers                 | 1 INCORRECT answer                | same WD question                                                                                                                      |                                       |    |                  |    | RESPONSE WINDOW 2<br>(WD_ANSW_CNT[1:0] < 3)                                                  |
| 0 answers                         | 4 CORRECT answers                 | -New WD cycle starts after the                                                                                                        |                                       |    |                  |    | Less than 3 CORRECT                                                                          |
| 1 CORRECT answer                  | 3 CORRECT answers                 | 4th WD answer -Increment WD failure counter -New WD cycle starts with the same WD question                                            | 0b                                    | 0b | 1b               | 0b | ANSWER in WIN1 and more<br>than 1 CORRECT ANSWER<br>in RESPONSE WINDOW 2                     |
| 2 CORRECT answers                 | 2 CORRECT answers                 |                                                                                                                                       |                                       |    |                  |    | (WD_ANSW_CNT[1:0] = 3)                                                                       |
| 0 answers                         | 4 INCORRECT answers               | -New WD cycle starts after the 4th WD answer -Increment WD failure counter -New WD cycle starts with the                              |                                       |    |                  |    | Less than 3 CORRECT<br>ANSWER in RESPONSE                                                    |
| 1 CORRECT answer                  | 3 INCORRECT answers               |                                                                                                                                       | 1b                                    | 0b | 1b               | 0b | WINDOW 1 and more than 1 INCORRECT ANSWER                                                    |
| 2 CORRECT answers                 | 2 INCORRECT answers               | same WD question                                                                                                                      |                                       |    |                  |    | in RESPONSE WINDOW 2<br>(WD_ANSW_CNT[1:0] = 3)                                               |
| 0 answers                         | 3 CORRECT<br>answers              | -New WD cycle starts after the end of RESPONSE WINDOW 2 -Increment WD failure counter -New WD cycle starts with the same WD question  | 0b                                    | 0b | 1b               | 1b | Less than 3 INCORRECT<br>ANSWER in RESPONSE<br>WINDOW 1 and more than                        |
| 1 INCORRECT<br>answer             | 2 CORRECT answers                 | -New WD cycle starts after the end of RESPONSE WINDOW 2 -Increment WD failure counter                                                 | 1b                                    | 0b | 1b               | 1b | 1 CORRECT ANSWER in<br>RESPONSE WINDOW 2<br>(WD_ANSW_CNT[1:0] < 3)                           |
| 2 INCORRECT answers               | 1 CORRECT answer                  | -New WD cycle starts with the same WD question                                                                                        |                                       |    |                  |    |                                                                                              |
| 0 answers                         | 3 INCORRECT answers               | -New WD cycle starts after the end of RESPONSE WINDOW 2                                                                               |                                       |    |                  |    | Less than 3 INCORRECT<br>ANSWER in RESPONSE                                                  |
| 1 INCORRECT answer                | 2 INCORRECT answer                | -Increment WD failure counter<br>-New WD cycle starts with the                                                                        | 1b                                    | 0b | 1b               | 1b | WINDOW 1 and more than<br>1 INCORRECT ANSWER<br>in RESPONSE WINDOW 2                         |
| 2 INCORRECT answer                | 1 INCORRECT answer                | same WD question                                                                                                                      |                                       |    |                  |    | (WD_ANSW_CNT[1:0] < 3)                                                                       |
| 0 answers                         | 4 CORRECT answers                 | -New WD cycle starts after the                                                                                                        | 0b                                    | 0b | 1b               | 0b | Less than 3 INCORRECT<br>ANSWER in RESPONSE                                                  |
| 1 INCORRECT answer                | 3 CORRECT<br>answers              | 4th WD answer -Increment WD failure counter -New WD cycle starts with the                                                             | 1b                                    | 0b | 1b               | 0b | WINDOW 1 and more than<br>1 CORRECT ANSWER in<br>RESPONSE WINDOW 2                           |
| 2 INCORRECT answers               | 2 CORRECT<br>answers              | same WD question                                                                                                                      |                                       |    | . ~              | 32 | (WD_ANSW_CNT[1:0] = 3)                                                                       |
| 0 answers                         | 4 INCORRECT answers               | -New WD cycle starts after the                                                                                                        |                                       |    |                  |    | Less than 3 INCORRECT<br>ANSWER in RESPONSE                                                  |
| 1 INCORRECT answer                | 3 INCORRECT answers               | 4th WD answer -Increment WD failure counter -New WD cycle starts with the                                                             | 1b                                    | 0b | 1b               | 0b | WINDOW 1 and more than<br>1 INCORRECT ANSWER<br>in RESPONSE WINDOW 2                         |
| 2 INCORRECT answers               | 2 INCORRECT answers               | same WD question                                                                                                                      |                                       |    |                  |    | (WD_ANSW_CNT[1:0] = 3)                                                                       |



## Table 8-18. Correct and Incorrect WD Q&A Sequence Run Scenarios (continued)

|                                                  | WD ANSWERS           |                                                                                                                                      | WD Q&A Sequence Run Scenarios (cor |            |         |          |                                                                        |
|--------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------|---------|----------|------------------------------------------------------------------------|
| RESPONSE<br>WINDOW 1                             | RESPONSE<br>WINDOW 2 | ACTION                                                                                                                               | ANSW_ERR                           | ANSW_EARLY | SEQ_ERR | TIME_OUT | COMMENTS                                                               |
| 3 CORRECT answers                                | 0 answers            | -New WD cycle starts after the                                                                                                       | 0b                                 | 0b         | 0b      | 1b       | Less than 4 CORRECT ANSW                                               |
| 2 CORRECT answers                                | 0 answers            | end of RESPONSE WINDOW 2 -Increment WD failure counter -New WD cycle starts with the                                                 | 0b                                 | 0b         | 1b      | 1b       | in RESPONSE WINDOW 1<br>and more than 0 ANSWER<br>in RESPONSE WINDOW 2 |
| 1 CORRECT answers                                | 0 answers            | same WD Question                                                                                                                     | UD .                               | OB         | 15      | 15       | (WD_ANSW_CNT[1:0] < 3)                                                 |
| 3 CORRECT answers                                | 1 CORRECT answer     | -New WD cycle starts after the 4th WD answer -Decrement WD failure counter -New WD cycle starts with a new WD question               | 0b                                 | 0b         | 0b      | Ob       | CORRECT SEQUENCE                                                       |
| 3 CORRECT answers                                | 1 INCORRECT answers  | -New WD cycle starts after the 4th WD answer -Increment WD failure counter -New WD cycle starts with the same WD question            | 1b                                 | 0b         | 0b      | Ob       | WD_ANSW_CNT[1:0] = 3                                                   |
| 3 INCORRECT answers                              | 0 answers            | -New WD cycle starts after the end of RESPONSE WINDOW 2 -Increment WD failure counter -New WD cycle starts with the same WD question | 1b                                 | 0b         | 0b      | 1b       | WD_ANSW_CNT[1:0] < 3                                                   |
| 3 INCORRECT answers                              | 1 CORRECT answer     | -New WD cycle starts after the 4th WD answer -Increment WD failure counter -New WD cycle starts with the same WD question            | 1b                                 | 0b         | 0b      | Ob       | WD_ANSW_CNT[1:0] = 3                                                   |
| 3 INCORRECT answers                              | 1 INCORRECT answer   | -New WD cycle starts after the 4th WD answer -Increment WD failure counter -New WD cycle starts with the same WD question            | 1b                                 | 0b         | 0b      | Ob       | WD_ANSW_CNT[1:0] = 3                                                   |
| 4 CORRECT answers                                | Not applicable       | -New WD cycle starts after the 4th WD answer -Increment WD failure counter -New WD cycle starts with the same WD question            | 0b                                 | 1b         | 0b      | 0b       |                                                                        |
| 3 CORRECT<br>answers + 1<br>INCORRECT answer     | Not applicable       | -New WD cycle starts after the 4th WD answer -Increment WD failure counter -New WD cycle starts with the same WD question            |                                    |            |         |          | 4 CORRECT or INCORRECT<br>ANSWER in RESPONSE                           |
| 2 CORRECT<br>answers +<br>2 INCORRECT<br>answers | Not applicable       |                                                                                                                                      | 1b                                 | 1b         | 0b      | 0b       | WINDOW 1                                                               |
| 1 CORRECT answer<br>+ 3 INCORRECT<br>answers     | Not applicable       |                                                                                                                                      |                                    |            |         |          |                                                                        |

Product Folder Links: LP8764-Q1

### 8.15 Error Signal Monitor (ESM)

The LP8764-Q1 device has an error signal monitor (ESM), referred to as ESM\_MCU throughout this document. This ESM\_MCU monitors the MCU error output signal at the nERR\_MCU input pin.

At device start-up, the ESM\_MCU can be enabled or disabled through configuration bit ESM\_MCU\_EN. The value for this configuration bit is stored in the NVM memory of the device. To start the enabled ESM\_MCU, the MCU sets the start bit ESM\_MCU\_START through software after the system is powered up and the initial software configuration is completed. If the MCU clears this start bit, the ESM\_MCU stops monitoring its input pin. The MCU can set the ENABLE\_DRV bit only when the MCU has either started or disabled the ESM\_MCU. When the ESM\_MCU is started, the following configuration registers are write protected and can only be read:

Configuration registers write-protected by the ESM MCU START register bit:

- ESM MCU DELAY1 REG
- ESM MCU DELAY2 REG
- · ESM MCU MODE CFG
- ESM MCU HMAX REG
- ESM\_MCU\_HMIN\_REG
- ESM\_MCU\_LMAX\_REG
- ESM\_MCU\_LMIN\_REG

The ESM\_MCU uses a deglitch-filter with deglitch-time t<sub>deql ESMx</sub> to monitor its related input pin.

The MCU can configure the ESM MCU in two different modes that are defined as follows:

**Level** the ESM\_MCU detects an ESM-error when the input pin remains low for a time equal to or longer than **Mode** the deglitch-time  $t_{degl\ ESMx}$ .

To select this mode for the ESM\_MCU, the MCU must clear bit ESM\_MCU\_MODE. See Section 8.15.2 for further detail

PWM Mode the ESM\_MCU monitors a PWM signal at its input pin. The ESM\_MCU detects a bad-event when the frequency or duty cycle of the PWM input signal deviates from the expected signal. The ESM\_MCU detects a good-event when the frequency and duty cycle of the PWM signal match with the expected signal for one signal period.

The ESM\_MCU has an error-counter (ESM\_MCU\_ERR\_CNT[4:0] ), which increments with +2 after each bad-event, and decrements with -1 after each good-event. The ESM\_MCU detects an ESM-error when the error-counter value is more than its related threshold value.

To select this mode for the ESM\_MCU, the MCU must set bit ESM\_MCU\_MODE. See Section 8.15.3 for further details.

The MCU can configure the ESM\_MCU as long as its related start bit is cleared to 0 (bit ESM\_MCU\_START). As soon as the MCU sets the start bit, the device sets a write-protection on the configuration registers of the ESM\_MCU except the start bit ESM\_MCU\_START.

#### 8.15.1 ESM Error-Handling Procedure

The ESM\_MCU has two of its own configurable delay-timers that are reset when the device clears the ESM\_MCU\_START bit. Below steps describe the procedure through which the ESM\_MCU goes in case it detects an ESM-error:

- 1. If the respective mask bit ESM\_MCU\_PIN\_MASK=0, the device sets interrupt bit ESM\_MCU\_PIN\_INT, and pulls the nINT pin low.
- 2. The ESM starts the delay-1 timer (configurable through related ESM MCU DELAY1[7:0] bits).
- 3. If the ESM-error is no longer present and MCU has cleared the interrupt bit ESM\_MCU\_PIN\_INT before the delay-1 timer elapses, the device releases the nINTpin, the ESM resets the delay-1 and delay-2 timers and continues to monitor its input pin.

Copyright © 2022 Texas Instruments Incorporated

- 4. If the ESM-error is still present, or if MCU has not cleared the interrupt bit ESM\_MCU\_PIN\_INT, and the delay-1 timer elapses, then the ESM clears the ENABLE DRV bit if bit ESM MCU ENDRV=1.
- 5. If the delay-2 timer (configurable through related ESM\_MCU\_DELAY2[7:0] bits) is set to 0, then the ESM skips steps 6 of this list, and performs step 7.
- 6. If the delay-2 timer is not set to 0, then:
  - a. ESM starts the delay-2 timer,
  - b. If ESM\_MCU\_FAIL\_MASK = 0, the device sets interrupt bit ESM\_MCU\_FAIL\_INT and pulls the nINT pin low and starts the delay-2 timer.
- 7. If the ESM-error is no longer present and the MCU has cleared the related interrupt bits listed below before the delay-2 timer elapses, the device releases the nINTpin, the ESM resets the delay-1 and delay-2 timers and continues to monitor its input pin:
  - ESM MCU PIN INT (and ESM MCU FAIL INT if set in step 6)
- 8. If the ESM-error is still present, or if MCU has not cleared the interrupt bits ESM\_MCU\_PIN\_INT and ESM\_MCU\_FAIL\_INT, and the delay-2 timer elapses, then the device:
  - a. clears the ESM MCU START BIT
  - b. sets interrupt bit and ESM\_MCU\_RST\_INT, which the device handles as an ESM\_MCU\_RST trigger for FSM, described in Table 8-13
  - c. After this trigger handling completes, the device re-initializes the ESM\_MCU

ESM\_MCU\_DELAY1[7:0] set the delay-1 time-interval ( $t_{DELAY-1}$ ) for the ESM\_MCU . Use Equation 11 and Equation 12 to calculate the worst-case values for the  $t_{DFLAY-1}$ :

Min. 
$$t_{DELAY-1} = (ESM_MCU_DELAY1[7:0] \times 2.048 \text{ ms}) \times 0.95$$
 (11)

Max. 
$$t_{DELAY-1} = (ESM \_MCU\_DELAY1[7:0] \times 2.048 \text{ ms}) \times 1.05$$
 (12)

ESM\_MCU\_DELAY2[7:0] bits set the delay-2 time-interval ( $t_{DELAY-2}$ ) for the ESM\_MCU . Use Equation 13 and Equation 14 to calculate the worst-case values for the  $t_{DFLAY-2}$ :

Min. 
$$t_{DELAY-2} = (ESM\_MCU\_DELAY2[7:0] \times 2.048 \text{ ms}) \times 0.95$$
 (13)

Max. 
$$t_{DELAY-2} = (ESM_MCU_DELAY2[7:0] \times 2.048 \text{ ms}) \times 1.05$$
 (14)

#### 8.15.2 Level Mode

In Level Mode, after MCU has set the start bit (bit ESM\_MCU\_START ), the ESM\_MCU monitors its nERR\_MCU input pin. The ESM \_MCU detects an ESM-error when the voltage level on its input pin remains low for a time equal or longer than the deglitch-time  $t_{degl\_ESMx}$ . When the ESM\_MCU detects an ESM-error, it starts the ESM Error-Handling procedure as described in Section 8.15.1. The Error-Handling Procedure is stopped if, before elapse of the delay-1 or delay-2 interval, the voltage level on the input pin remains high for a time equal or longer than the deglitch-time  $t_{degl\_ESMx}$  and the MCU clears all corresponding interrupt bits. If the ESM-error persists such that the configured delay-1 and delay-2 times elapse, the ESM\_MCU sends a ESM\_MCU\_RST trigger to the PFSM and the device clear the ESM\_MCU\_START bit. After the PFSM completes the handling of the ESM\_MCU\_RST trigger, the device re-initializes the ESM\_MCU.

For a complete overview on how the ESM\_MCU works in Level Mode, please refer to the flow-chart in Figure 8-51. In this flow-chart, the \_x stands for \_MCU. Figure 8-52, Figure 8-53, Figure 8-54, and Figure 8-55 show example wave forms for several error-cases for the ESM\_MCU in Level Mode.





Figure 8-51. Flow Chart for Error Detection in Level Mode





Figure 8-52. Example Waveform for ESM\_MCU in Level Mode - Case Number 1: ESM\_MCU Signal Recovers Before Elapse of Delay-1 time-interval

126 Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

Product Folder Links: LP8764-Q1





Figure 8-53. Example Waveform for ESM\_MCU in Level Mode – Case Number 2: Delay-2 Not Set To 0 and ESM\_MCU\_ENDRV=1, ESM\_MCU Signal Recovers Before Elapse of Delay-2 Time-Interval

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback





Figure 8-54. Example Waveform for ESM\_MCU in Level Mode - Case Number 3a: Delay-2 Set To 0 and ESM\_MCU\_ENDRV=1, ESM\_MCU Input Signal Recovers Too Late and MCU-Reset Occurs

128 Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated





Figure 8-55. Example Waveform for ESM\_MCU in Level Mode – Case Number 3b: Delay-2 Not Set to 0 and ESM\_MCU\_ENDRV=1, ESM\_MCU Input Signal Recovers Too Late and MCU-Reset Occurs

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

129



Figure 8-56. Example Waveform for ESM\_MCU in Level Mode – Case Number 3c: Delay-2 Not Set to 0 and ESM\_MCU\_ENDRV=1, MCU Fails to Clear ESM\_MCU\_PIN\_INT Before Elapse of the ESM\_MCU\_DELAY2

130 Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated

#### 8.15.3 PWM Mode

#### 8.15.3.1 Good-Events and Bad-Events

In PWM mode, the ESM\_MCU monitors the high-pulse and low-pulse duration times its PWM input signal as follows:

- After a falling edge, the ESM\_MCU starts monitoring the low-pulse time-duration. If the input signal remains
  low after exceeding the maximum low-pulse time-threshold (t<sub>LOW\_MAX\_TH</sub>), the ESM\_MCU detects a bad
  event and the low-pulse duration counter reinitializes. Each time the signal further exceeds the maximum
  threshold, the ESM\_MCU detects a bad event. On the next rising edge on the input signal, the ESM starts the
  high-pulse time-duration monitoring
- After a rising edge, the ESM\_MCU starts monitoring the high-pulse time-duration. If the input signal remains
  high after exceeding the maximum high-pulse time-threshold (t<sub>HIGH\_MAX\_TH</sub>), the ESM\_MCU detects a bad
  event and the high-pulse duration counter reinitializes. Each time the signal further exceeds the maximum
  threshold, the ESM\_MCU detects a bad event. On the next falling edge on the input signal, the ESM\_MCU
  starts the low-pulse time-duration monitoring.

In addition, the ESM\_MCU detects a bad-event in PWM mode if one of the events that follow occurs on the deglitched signal of the input pin nERR MCU:

- A high-pulse time-duration that is longer than the maximum high-pulse time-threshold (t<sub>HIGH\_MAX\_TH</sub>) that is configured in register bits ESM\_MCU\_HMAX[7:0].
- A high-pulse time-duration that is shorter than the minimum high-pulse time-threshold (t<sub>HIGH\_MIN\_TH</sub>) that is configured in register bits ESM MCU HMIN[7:0].
- A low-pulse time-duration that is longer than the maximum low-pulse time-threshold (t<sub>LOW\_MAX\_TH</sub>) that is configured in register bits ESM MCU\_LMAX[7:0].
- A low-pulse time-duration that is less than the minimum low-pulse time-threshold (t<sub>LOW\_MIN\_TH</sub>) that is configured in register bits ESM\_MCU\_LMIN[7:0].

The ESM\_MCU detects a good-event in PWM mode if one of the events that follow occurs on the deglitched signal of the input pin nERR MCU:

- A low-pulse time-duration within the minimum and maximum low-pulse time-thresholds is followed by a high-pulse time-duration within the minimum and maximum high-pulse time-thresholds, or
- A high-pulse duration within the minimum and maximum high-pulse time-thresholds is followed by a low-pulse duration within the minimum and maximum low-pulse time-thresholds

Register bits ESM\_MCU\_HMAX[7:0] set the maximum high-pulse time-threshold ( $t_{HIGH\_MAX\_TH}$ ) for the ESM\_MCU. Use Equation 15 and Equation 16 to calculate the worst-case values for the  $t_{HIGH\_MAX\_TH}$ :

Min. 
$$t_{HIGH\ MAX\ TH} = (15 \ \mu s + ESM\_MCU\_HMAX[7:0] \times 15 \ \mu s) \times 0.95$$
 (15)

Max. 
$$t_{HIGH\_MAX\_TH} = (15 \mu s + ESM\_MCU\_HMAX[7:0] \times 15 \mu s) \times 1.05$$
 (16)

ESM\_MCU\_HMIN[7:0] set the minimum high-pulse time-threshold ( $t_{HIGH\_MIN\_TH}$ ) for the ESM. Use Equation 17 and Equation 18 to calculate the worst-case values for the  $t_{HIGH\_MIN\_TH}$ :

Min. 
$$t_{HIGH\ MIN\ TH} = (15 \ \mu s + ESM\_MCU\_HMIN[7:0] \times 15 \ \mu s) \times 0.95$$
 (17)

Max. 
$$t_{HIGH MIN TH} = (15 \mu s + ESM_MCU_HMIN[7:0] \times 15 \mu s) \times 1.05$$
 (18)

ESM\_MCU\_LMAX[7:0] set the maximum low-pulse time-threshold ( $t_{LOW\_MAX\_TH}$ ) for the ESM\_MCU. Use Equation 19 and Equation 20 to calculate the worst-case values for the  $t_{LOW\_MAX\_TH}$ :

Min. 
$$t_{LOW\ MAX\ TH} = (15 \ \mu s + ESM_MCU_LMAX[7:0] \times 15 \ \mu s) \times 0.95$$
 (19)

Max. 
$$t_{LOW\ MAX\ TH} = (15 \ \mu s + ESM_MCU_LMAX[7:0] \times 15 \ \mu s) \times 1.05$$
 (20)

ESM\_MCU\_LMIN[7:0] set the minimum low-pulse time-threshold ( $t_{LOW\_MIN\_TH}$ ) for the ESM. Use Equation 21 and Equation 22 to calculate the worst-case values for the  $t_{LOW\_MIN\_TH}$ :



Min. 
$$t_{LOW\_MIN\_TH} = (15 \ \mu s + ESM\_MCU\_LMIN[7:0] \times 15 \ \mu s) \times 0.95$$
 (21)

Max. 
$$t_{LOW\ MIN\ TH} = (15 \ \mu s + ESM\_MCU\_LMIN[7:0] \times 15 \ \mu s) \times 1.05$$
 (22)

Please note that when setting up the minimum and the maximum low/high-pulse time-thresholds need to be configured such that clock tolerances from the LP8764-Q1 and from the processor are incorporated. Equation 23, Equation 24, Equation 25, and Equation 26 are a guideline on how to incorporate these clock-tolerances:

$$ESM\_MCU\_LMIN[7:0] < 0.5 \times (ESM\_MCU\_LMAX[7:0] + ESM\_MCU\_LMIN[7:0]) \times 0.95 \times (1 - MCUclock tolerance) \quad (25)$$

ESM MCU LMAX[7:0] > 
$$0.5 \times (ESM MCU LMAX[7:0] + ESM MCU LMIN[7:0]) \times 1.05 \times (1 + MCU clock tolerance)$$
 (26)

#### 8.15.3.2 ESM Error-Counter

If the ESM MCU detects a bad-event, it increments its error-counter (bits ESM MCU ERR CNT[4:0]) by 2. If the ESM MCU detects a good-event, it decrements its error-counter (bits ESM MCU ERR CNT[4:0]) by 1.

The device clears the ESM MCU error counter when ESM MCU START=0.

The ESM MCU error-counter has a threshold (bits ESM MCU ERR CNT TH[3:0]) that the MCU can configure if the ESM MCU START bit is 0. If the ESM MCU error-counter value is above its configured threshold, the ESM MCU has detected a so-called ESM-error and starts the Error-Handling Procedure as described in Section 8.15.1. If the ESM MCU error-counter reached a value equal or less its configured threshold before the elapse of the configured delay-1 or delay-2 intervals and the MCU software clears all ESM MCU related interrupt bits, the ESM-error is no longer present and the ESM MCU stops the Error-Handling Procedure as described in Section 8.15.1. If the ESM-error persists such that the configured delay-1 and delay-2 times elapse, the ESM MCU sends a ESM MCU RST trigger to the PFSM and the device clears the ESM MCU START bit. After the PFSM completes the handling of the ESM MCU RST trigger, the device re-initializes the ESM MCU.

#### 8.15.3.2.1 ESM Start-Up in PWM Mode

After the MCU has set the start bit of the ESM\_MCU (bit ESM\_MCU\_START ), there are two possible scenarios:

- 1. The dealitched signal of the monitored input pin has a low level at the moment the MCU sets the start bit. In this scenario, the ESM MCU starts the following procedure:
  - a. Start a timer with a time-length according the value configured in ESM MCU LMAX[7:0].
  - b. Wait for a first rising edge on its deglitched input signal.
  - c. If the rising edge comes before the configured time-length elapses, the ESM MCU skips the next step and starts to monitor the high-pulse duration time. Hereafter, the ESM MCU detects good-events or bad-events as described in Section 8.15.3.1. Figure 8-58 shows an example this scenario as Case Number 1.
  - d. If the configured time-length (configured in ESM\_MCU\_LMAX[7:0] ) elapses, the ESM\_MCU detects a bad-event and increments the error-counter with +2. Hereafter, the ESM detects good-events or bad-events as described in Section 8.15.3.1. Figure 8-60 shows an example this scenario as Case Number 3.
  - e. If the ESM MCU error-counter value is above its configured threshold, the ESM MCU has detected a so-called ESM-error and starts the Error-Handling Procedure as described in Section 8.15.3.1.
  - During this Error-Handling Procedure, the ESM MCU continues to monitor its input pin, and updates the error-counter accordingly when it detects good-events or bad-events, until the Error-Handling Procedure reaches the step in which the ESM MCU sends an ESM MCU RST trigger to the PFSM, which. depending on the PFSM configuration, resets the MCU. Figure 8-61 shows a scenario in which the device resets the MCU as Case Number 4.
  - g. If the ESM\_MCU error-counter reaches a value equal or less its configured threshold before the elapse of the configured delay-1 or delay-2 time-intervals and the MCU software clears all ESM MCU related interrupt bits, the ESM-error is no longer present and the ESM MCU stops the Error-Handling Procedure as described in Section 8.15.3.1.

www.ti.com SNVSAZ9 - MARCH 2022

- 2. The deglitched signal monitored input pin has a high level at the moment the MCU sets the start bit. In this scenario, the ESM MCU starts the following procedure:
  - a. Start a timer with a time-length according the value configured in ESM MCU HMAX[7:0].
  - b. Wait for a first falling edge on its deglitched input signal.
  - c. If the falling edge comes before the configured time-length elapses, the ESM MCU skips the next step and starts to monitor the low-pulse duration time. Hereafter, the ESM MCU detects good-events or bad-events as described in Section 8.15.3.1. Figure 8-59 shows an example this scenario as Case Number 2.
  - d. If the configured time-length (configured in ESM\_MCU\_HMAX[7:0] ) elapses, the ESM\_MCU detects a bad-event and increments the error-counter with +2. Hereafter, the ESM MCU detects good-events or bad-events as described in Section 8.15.3.1.
  - e. If the ESM MCU error-counter value is above its configured threshold, the ESM MCU has detected a so-called ESM-error and starts the Error-Handling Procedure as described in Section 8.15.3.1.
  - f. During this Error-Handling Procedure, the ESM continues to monitor its input pin, and updates the error-counter accordingly when it detects good-events or bad-events, until the Error-Handling Procedure reaches the step in which the ESM MCU sends an ESM MCU RST trigger to the PFSM, which, depending on the PFSM configuration, resets the MCU, as Case Number 4.
  - g. If the ESM MCU error-counter reaches a value equal or less its configured threshold before the elapse of the configured delay-1 or delay-2 time-intervals and the MCU software clears all ESM MCU related interrupt bits, the ESM-error is no longer present and the ESM\_MCU stops the Error-Handling Procedure as described in Section 8.15.3.1.

### 8.15.3.3 ESM Flow Chart and Timing Diagrams in PWM Mode

For a complete overview on how the ESM MCU works in PWM Mode, please refer to the flow-chart in Figure 8-57. In this flow-chart, the x stands for MCU Figure 8-58, Figure 8-59, Figure 8-60, and Figure 8-61 show example waveforms for several error-cases for the ESM\_MCU in PWM Mode. In this flow-chart, the \_x stands for MCU

Copyright © 2022 Texas Instruments Incorporated





Figure 8-57. Flow-Chart for ESM\_MCU in PWM Mode





Figure 8-58. Example Waveform for ESM\_MCU in PWM Mode – Case Number 1: ESM\_MCU Starts with Low-Level at Deglitched Input signal, and Receives Correct PWM Signal Afterwards. (The \_x stand for \_MCU)





Figure 8-59. Example Waveform for ESM\_MCU in PWM Mode - Case Number 2: ESM\_MCU Starts with High-Level at Deglitched Input Signal, and Receives Correct PWM Signal Afterwards (The \_x stand for \_MCU)

Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Product Folder Links: LP8764-Q1



Figure 8-60. Example Waveform for ESM in PWM Mode – Case Number 3: ESM\_MCU Starts with Low-Level at Deglitched Input Signal, but Receives Too Late a Correct PWM Signal Afterwards (The \_x stand for \_MCU)

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



Figure 8-61. Example Waveform for ESM\_MCU in PWM Mode - Case Number 4: ESM\_MCU Starts with Low-Level at Deglitched Input Signal and Receives a Correct PWM Signal. Afterwards the ESM MCU Detects Bad Events, and the PWM Signal Recovers Too Late which Leads to an ESM\_MCU Reset Trigger to the PFSM (The \_x stand for \_MCU)





# 8.16 Register Map



# 8.16.1 LP8764x\_map Registers

Table 8-19 lists the memory-mapped registers for the LP8764x\_map registers. All register offset addresses not listed in Table 8-19 should be considered as reserved locations and the register contents should not be modified.

Table 8-19. LP8764X\_MAP Registers

| Offset | Acronym Register Name | Section           |
|--------|-----------------------|-------------------|
| 0x1    | DEV_REV               | Section 8.16.1.1  |
| 0x2    | NVM_CODE_1            | Section 8.16.1.2  |
| 0x3    | NVM_CODE_2            | Section 8.16.1.3  |
| 0x4    | BUCK1_CTRL            | Section 8.16.1.4  |
| 0x5    | BUCK1_CONF            | Section 8.16.1.5  |
| 0x6    | BUCK2_CTRL            | Section 8.16.1.6  |
| 0x7    | BUCK2_CONF            | Section 8.16.1.7  |
| 0x8    | BUCK3_CTRL            | Section 8.16.1.8  |
| 0x9    | BUCK3_CONF            | Section 8.16.1.9  |
| 0xA    | BUCK4_CTRL            | Section 8.16.1.10 |
| 0xB    | BUCK4_CONF            | Section 8.16.1.11 |
| 0xE    | BUCK1_VOUT_1          | Section 8.16.1.12 |
| 0xF    | BUCK1_VOUT_2          | Section 8.16.1.13 |
| 0x10   | BUCK2_VOUT_1          | Section 8.16.1.14 |
| 0x11   | BUCK2_VOUT_2          | Section 8.16.1.15 |
| 0x12   | BUCK3_VOUT_1          | Section 8.16.1.16 |
| 0x13   | BUCK3_VOUT_2          | Section 8.16.1.17 |
| 0x14   | BUCK4_VOUT_1          | Section 8.16.1.18 |
| 0x15   | BUCK4_VOUT_2          | Section 8.16.1.19 |
| 0x18   | BUCK1_PG_WINDOW       | Section 8.16.1.20 |
| 0x19   | BUCK2_PG_WINDOW       | Section 8.16.1.21 |
| 0x1A   | BUCK3_PG_WINDOW       | Section 8.16.1.22 |
| 0x1B   | BUCK4_PG_WINDOW       | Section 8.16.1.23 |
| 0x2B   | VCCA_VMON_CTRL        | Section 8.16.1.24 |
| 0x2C   | VCCA_PG_WINDOW        | Section 8.16.1.25 |
| 0x2D   | VMON1_PG_WINDOW       | Section 8.16.1.26 |
| 0x2E   | VMON1_PG_LEVEL        | Section 8.16.1.27 |
| 0x2F   | VMON2_PG_WINDOW       | Section 8.16.1.28 |
| 0x30   | VMON2_PG_LEVEL        | Section 8.16.1.29 |
| 0x31   | GPIO1_CONF            | Section 8.16.1.30 |
| 0x32   | GPIO2_CONF            | Section 8.16.1.31 |
| 0x33   | GPIO3_CONF            | Section 8.16.1.32 |
| 0x34   | GPIO4_CONF            | Section 8.16.1.33 |
| 0x35   | GPIO5_CONF            | Section 8.16.1.34 |
| 0x36   | GPIO6_CONF            | Section 8.16.1.35 |
| 0x37   | GPI07_CONF            | Section 8.16.1.36 |
| 0x38   | GPIO8_CONF            | Section 8.16.1.37 |
| 0x39   | GPIO9_CONF            | Section 8.16.1.38 |
| 0x3A   | GPI010_CONF           | Section 8.16.1.39 |
| 0x3C   | ENABLE_CONF           | Section 8.16.1.40 |
| 0x3D   | GPIO_OUT_1            | Section 8.16.1.41 |
| 0x3E   | GPIO_OUT_2            | Section 8.16.1.42 |

## Table 8-19. LP8764X\_MAP Registers (continued)

| Offset       | Table 8-19. LP8764X_MAP Registers (continued)  Acronym Register Name | Section                                |
|--------------|----------------------------------------------------------------------|----------------------------------------|
| 0x3F         | GPIO_IN_1                                                            | Section 8.16.1.43                      |
| 0x40         | GPIO_IN_2                                                            | Section 8.16.1.44                      |
| 0x41         | RAIL_SEL_1                                                           | Section 8.16.1.45                      |
| 0x43         | RAIL_SEL_3                                                           | Section 8.16.1.46                      |
| 0x44         | FSM_TRIG_SEL_1                                                       | Section 8.16.1.47                      |
| 0x45         | FSM_TRIG_SEL_2                                                       | Section 8.16.1.48                      |
| 0x46         | FSM TRIG MASK 1                                                      | Section 8.16.1.49                      |
| 0x47         | FSM_TRIG_MASK_2                                                      | Section 8.16.1.50                      |
| 0x48         | FSM_TRIG_MASK_3                                                      | Section 8.16.1.51                      |
| 0x49         | MASK_BUCK1_2                                                         | Section 8.16.1.52                      |
| 0x4A         | MASK_BUCK3_4                                                         | Section 8.16.1.53                      |
| 0x4E         | MASK_VMON                                                            | Section 8.16.1.54                      |
| 0x4E         | MASK_GPIO1_8_FALL                                                    | Section 8.16.1.55                      |
| 0x4F<br>0x50 | MASK_GPIO1_6_FALL  MASK_GPIO1_8_RISE                                 | Section 8.16.1.56                      |
| 0x50         | MASK_GPIO9_10                                                        | Section 8.16.1.57                      |
| 0x51         | MASK_STARTUP                                                         | Section 8.16.1.58                      |
| 0x53         |                                                                      | Section 8.16.1.59                      |
| 0x54         | MASK_MISC  MASK MODERATE ERR                                         | Section 8.16.1.60                      |
| 0x56         | MASK FSM ERR                                                         | Section 8.16.1.61                      |
| 0x57         | MASK_COMM_ERR                                                        | Section 8.16.1.62                      |
| 0x57         | MASK_READBACK_ERR                                                    | Section 8.16.1.63                      |
| 0x59         |                                                                      | Section 8.16.1.64                      |
|              | MASK_ESM                                                             |                                        |
| 0x5A         | INT_TOP                                                              | Section 8.16.1.65                      |
| 0x5B<br>0x5C | INT_BUCK                                                             | Section 8.16.1.66<br>Section 8.16.1.67 |
|              | INT_BUCK1_2                                                          |                                        |
| 0x5D         | INT_BUCK3_4                                                          | Section 8.16.1.68                      |
| 0x62<br>0x63 | INT_VMON                                                             | Section 8.16.1.69 Section 8.16.1.70    |
| 0x64         | INT_GPIO1_8                                                          | Section 8.16.1.70                      |
| 0x65         | INT_STARTUP                                                          | Section 8.16.1.71                      |
|              |                                                                      |                                        |
| 0x66         | INT_MISC                                                             | Section 8.16.1.73                      |
| 0x67         | INT_MODERATE_ERR                                                     | Section 8.16.1.74                      |
| 0x68         | INT_SEVERE_ERR                                                       | Section 8.16.1.75<br>Section 8.16.1.76 |
| 0x69         | INT_FSM_ERR                                                          |                                        |
| 0x6A         | INT_COMM_ERR INT READBACK ERR                                        | Section 8.16.1.77                      |
| 0x6B         |                                                                      | Section 8.16.1.78                      |
| 0x6C         | INT_ESM                                                              | Section 8.16.1.79                      |
| 0x6D         | STAT_BUCK1_2                                                         | Section 8.16.1.80                      |
| 0x6E         | STAT_VACON                                                           | Section 8.16.1.81                      |
| 0x72         | STAT_VMON                                                            | Section 8.16.1.82                      |
| 0x73         | STAT_STARTUP                                                         | Section 8.16.1.83                      |
| 0x74         | STAT_MISC                                                            | Section 8.16.1.84                      |
| 0x75         | STAT_MODERATE_ERR                                                    | Section 8.16.1.85                      |
| 0x76         | STAT_SEVERE_ERR                                                      | Section 8.16.1.86                      |
| 0x77         | STAT_READBACK_ERR                                                    | Section 8.16.1.87                      |

# Table 8-19. LP8764X\_MAP Registers (continued)

| Offset       | Acronym Register Name | Section            |
|--------------|-----------------------|--------------------|
| 0x78         | PGOOD_SEL_1           | Section 8.16.1.88  |
| 0x7B         | PGOOD_SEL_4           | Section 8.16.1.89  |
| 0x7C         | PLL_CTRL              | Section 8.16.1.90  |
| 0x7D         | CONFIG 1              | Section 8.16.1.91  |
| 0x80         | ENABLE_DRV_REG        | Section 8.16.1.92  |
| 0x81         | MISC_CTRL             | Section 8.16.1.93  |
| 0x82         | ENABLE_DRV_STAT       | Section 8.16.1.94  |
| 0x83         | RECOV_CNT_REG_1       | Section 8.16.1.95  |
| 0x84         | RECOV_CNT_REG_2       | Section 8.16.1.96  |
| 0x85         | FSM_I2C_TRIGGERS      | Section 8.16.1.97  |
| 0x86         | FSM_NSLEEP_TRIGGERS   | Section 8.16.1.98  |
| 0x87         | BUCK_RESET_REG        | Section 8.16.1.99  |
| 0x87<br>0x88 | SPREAD_SPECTRUM_1     | Section 8.16.1.100 |
| 0x8A         | FREQ_SEL              | Section 8.16.1.101 |
| 0x8B         | FSM_STEP_SIZE         | Section 8.16.1.102 |
| 0x8E         | USER_SPARE_REGS       | Section 8.16.1.103 |
| 0x8E         | ESM MCU START REG     | Section 8.16.1.104 |
|              |                       | Section 8.16.1.105 |
| 0x90<br>0x91 | ESM_MCU_DELAY1_REG    | Section 8.16.1.106 |
|              | ESM_MCU_DELAY2_REG    | Section 8.16.1.107 |
| 0x92<br>0x93 | ESM_MCU_MODE_CFG      | Section 8.16.1.107 |
|              | ESM_MCU_HMAX_REG      |                    |
| 0x94         | ESM_MCU_HMIN_REG      | Section 8.16.1.109 |
| 0x95         | ESM_MCU_LMAX_REG      | Section 8.16.1.110 |
| 0x96         | ESM_MCU_LMIN_REG      | Section 8.16.1.111 |
| 0x97         | ESM_MCU_ERR_CNT_REG   | Section 8.16.1.112 |
| 0xA1         | REGISTER_LOCK         | Section 8.16.1.113 |
| 0xA7         | CUSTOMER_NVM_ID_REG   | Section 8.16.1.114 |
| 0xA8         | VMON_CONF             | Section 8.16.1.115 |
| 0xA9         | INT_SPI_STATUS        | Section 8.16.1.116 |
| 0xAB         | SOFT_REBOOT_REG       | Section 8.16.1.117 |
| 0xC3         | STARTUP_CTRL          | Section 8.16.1.118 |
| 0xC9         | SCRATCH_PAD_REG_1     | Section 8.16.1.119 |
| 0xCA         | SCRATCH_PAD_REG_2     | Section 8.16.1.120 |
| 0xCB         | SCRATCH_PAD_REG_3     | Section 8.16.1.121 |
| 0xCC         | SCRATCH_PAD_REG_4     | Section 8.16.1.122 |
| 0xCD         | PFSM_DELAY_REG_1      | Section 8.16.1.123 |
| 0xCE         | PFSM_DELAY_REG_2      | Section 8.16.1.124 |
| 0xCF         | PFSM_DELAY_REG_3      | Section 8.16.1.125 |
| 0xD0         | PFSM_DELAY_REG_4      | Section 8.16.1.126 |
| 0x401        | WD_ANSWER_REG         | Section 8.16.1.127 |
| 0x402        | WD_QUESTION_ANSW_CNT  | Section 8.16.1.128 |
| 0x403        | WD_WIN1_CFG           | Section 8.16.1.129 |
| 0x404        | WD_WIN2_CFG           | Section 8.16.1.130 |
| 0x405        | WD_LONGWIN_CFG        | Section 8.16.1.131 |
| 0x406        | WD_MODE_REG           | Section 8.16.1.132 |



Table 8-19. LP8764X\_MAP Registers (continued)

| Offset | Acronym         | Register Name | Section            |
|--------|-----------------|---------------|--------------------|
| 0x407  | WD_QA_CFG       |               | Section 8.16.1.133 |
| 0x408  | WD_ERR_STATUS   |               | Section 8.16.1.134 |
| 0x409  | WD_THR_CFG      |               | Section 8.16.1.135 |
| 0x40A  | WD_FAIL_CNT_REG |               | Section 8.16.1.136 |

Complex bit access types are encoded to fit into small table cells. Table 8-20 shows the codes that are used for access types in this section.

Table 8-20. LP8764x\_map Access Type Codes

| Access Type            | Code    | Description                            |  |
|------------------------|---------|----------------------------------------|--|
| Read Type              |         |                                        |  |
| R                      | R       | Read                                   |  |
| Write Type             |         |                                        |  |
| W                      | W       | Write                                  |  |
| W1C                    | W<br>1C | Write<br>1 to clear                    |  |
| WSelfClrF              | W       | Write                                  |  |
| Reset or Default Value |         |                                        |  |
| -n                     |         | Value after reset or the default value |  |



# 8.16.1.1 DEV\_REV Register (Offset = 0x1) [Reset = 0x00]

DEV\_REV is shown in Figure 8-57 and described in Table 8-21.

Return to the Table 8-19.

# Figure 8-57. DEV\_REV Register



## Table 8-21. DEV\_REV Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                |
|-----|--------------|------|-------|----------------------------------------------------------------------------|
| 7:0 | TI_DEVICE_ID | R/W  | 0b    | Refer to Technical Reference Manual / User's Guide for specific numbering. |

Submit Document Feedback

## 8.16.1.2 NVM\_CODE\_1 Register (Offset = 0x2) [Reset = 0x00]

NVM\_CODE\_1 is shown in Figure 8-58 and described in Table 8-22.

Return to the Table 8-19.

#### Figure 8-58. NVM\_CODE\_1 Register



#### Table 8-22. NVM\_CODE\_1 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TI_NVM_ID | R/W  | Ob    | 0x00 - 0xF0 are reserved for TI manufactured NVM variants 0xF1 - 0xFF are reserved for special use 0xF1 = Engineering sample, blank NVM [trim and basic defaults only], customer programmable for engineering use only 0xF2 = Production unit, blank NVM [trim and basic defaults only], customer programmable in volume production 0xF3-FF = Reserved, do not use This bit is Read-Only for I2C/SPI access. (Default from NVM memory) |



## 8.16.1.3 NVM\_CODE\_2 Register (Offset = 0x3) [Reset = 0x00]

NVM\_CODE\_2 is shown in Figure 8-59 and described in Table 8-23.

Return to the Table 8-19.

#### Figure 8-59. NVM\_CODE\_2 Register



#### Table 8-23. NVM\_CODE\_2 Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                |  |
|-----|------------|------|-------|--------------------------------------------------------------------------------------------|--|
| 7:0 | TI_NVM_REV | R/W  | 0b    | NVM revision of the IC This bit is Read-Only for I2C/SPI access. (Default from NVM memory) |  |

Submit Document Feedback

8.16.1.4 BUCK1\_CTRL Register (Offset = 0x4) [Reset = 0x22]

BUCK1\_CTRL is shown in Figure 8-60 and described in Table 8-24.

Return to the Table 8-19.

#### Figure 8-60. BUCK1\_CTRL Register

| 7                | 6        | 5          | 4                 | 3          | 2                 | 1          | 0        |
|------------------|----------|------------|-------------------|------------|-------------------|------------|----------|
| BUCK1_RV_SE<br>L | RESERVED | BUCK1_PLDN | BUCK1_VMON<br>_EN | BUCK1_VSEL | BUCK1_FPWM<br>_MP | BUCK1_FPWM | BUCK1_EN |
| R/W-0b           | R/W-0b   | R/W-1b     | R/W-0b            | R/W-0b     | R/W-0b            | R/W-1b     | R/W-0b   |

#### Table 8-24. BUCK1\_CTRL Register Field Descriptions

| Bit Field Type Reset Description |               |      |    |                                                                                                                                                                                                                                                   |  |  |  |  |
|----------------------------------|---------------|------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                  | 1.13.13       | Туре |    | •                                                                                                                                                                                                                                                 |  |  |  |  |
| 7                                | BUCK1_RV_SEL  | R/W  | 0b | Select residual voltage checking for BUCK1 feedback pin. (Default from NVM memory) 0b = Disabled 1b = Enabled                                                                                                                                     |  |  |  |  |
| 6                                | RESERVED      | R/W  | 0b |                                                                                                                                                                                                                                                   |  |  |  |  |
| 5                                | BUCK1_PLDN    | R/W  | 1b | Enable output pull-down resistor when BUCK1 is disabled: (Default from NVM memory) 0b = Pull-down resistor disabled 1b = Pull-down resistor enabled                                                                                               |  |  |  |  |
| 4                                | BUCK1_VMON_EN | R/W  | 0b | Enable BUCK1 OV, UV, SC and ILIM comparators: (Default from NVM memory) 0b = OV, UV, SC and ILIM comparators are disabled 1b = OV, UV, SC and ILIM comparators are enabled                                                                        |  |  |  |  |
| 3                                | BUCK1_VSEL    | R/W  | 0b | Select output voltage register for BUCK1: (Default from NVM memory) 0b = BUCK1_VOUT_1 1b = BUCK1_VOUT_2                                                                                                                                           |  |  |  |  |
| 2                                | BUCK1_FPWM_MP | R/W  | 0b | Forces the BUCK1 regulator to operate always in multi-phase and forced PWM operation mode: (Default from NVM memory) 0b = Automatic phase adding and shedding. 1b = Forced to multi-phase operation, all phases in the multi-phase configuration. |  |  |  |  |
| 1                                | BUCK1_FPWM    | R/W  | 1b | Forces the BUCK1 regulator to operate in PWM mode: (Default from NVM memory) 0b = Automatic transitions between PFM and PWM modes (AUTO mode). 1b = Forced to PWM operation.                                                                      |  |  |  |  |
| 0                                | BUCK1_EN      | R/W  | 0b | Enable BUCK1 regulator: (Default from NVM memory) 0b = BUCK regulator is disabled 1b = BUCK regulator is enabled                                                                                                                                  |  |  |  |  |



## 8.16.1.5 BUCK1\_CONF Register (Offset = 0x5) [Reset = 0x22]

BUCK1\_CONF is shown in Figure 8-61 and described in Table 8-25.

Return to the Table 8-19.

#### Figure 8-61. BUCK1\_CONF Register



#### Table 8-25. BUCK1\_CONF Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                            |
|-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED        | R/W  | 0b    |                                                                                                                                                                                                                                                                                                        |
| 5:3 | BUCK1_ILIM      | R/W  | 100Ь  | Sets the switch peak current limit of BUCK1. Can be programmed at any time during operation.  Maximum programmable current limit may be limited based on device settings.  (Default from NVM memory)  0b = Reserved  1b = Reserved  10b = 2.5 A  11b = 3.5 A  100b = 4.5 A  110b = 6.5 A  111b = 7.5 A |
| 2:0 | BUCK1_SLEW_RATE | R/W  | 10b   | Sets the output voltage slew rate for BUCK1 regulator (rising and falling edges): (Default from NVM memory) 0b = 33 mV/µs 1b = 20 mV/µs 10b = 10 mV/µs 11b = 5.0 mV/µs 110b = 2.5 mV/µs 101b = 1.3 mV/µs 110b = 0.63 mV/µs 111b = 0.31 mV/µs                                                           |

## 8.16.1.6 BUCK2\_CTRL Register (Offset = 0x6) [Reset = 0x22]

BUCK2\_CTRL is shown in Figure 8-62 and described in Table 8-26.

Return to the Table 8-19.

#### Figure 8-62. BUCK2\_CTRL Register

| 7                | 6        | 5          | 4                 | 3          | 2        | 1          | 0        |
|------------------|----------|------------|-------------------|------------|----------|------------|----------|
| BUCK2_RV_SE<br>L | RESERVED | BUCK2_PLDN | BUCK2_VMON<br>_EN | BUCK2_VSEL | RESERVED | BUCK2_FPWM | BUCK2_EN |
| R/W-0b           | R/W-0b   | R/W-1b     | R/W-0b            | R/W-0b     | R/W-0b   | R/W-1b     | R/W-0b   |

#### Table 8-26. BUCK2\_CTRL Register Field Descriptions

| Table 0-20. BOCKZ_CTKL Register Fleid Descriptions |               |      |       |                                                                                                                                                                              |  |  |  |  |  |
|----------------------------------------------------|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit                                                | Field         | Type | Reset | Description                                                                                                                                                                  |  |  |  |  |  |
| 7                                                  | BUCK2_RV_SEL  | R/W  | Ob    | Select residual voltage checking for BUCK2 feedback pin. (Default from NVM memory) 0b = Disabled 1b = Enabled                                                                |  |  |  |  |  |
| 6                                                  | RESERVED      | R/W  | 0b    |                                                                                                                                                                              |  |  |  |  |  |
| 5                                                  | BUCK2_PLDN    | R/W  | 1b    | Enable output pull-down resistor when BUCK2 is disabled: (Default from NVM memory) 0b = Pull-down resistor disabled 1b = Pull-down resistor enabled                          |  |  |  |  |  |
| 4                                                  | BUCK2_VMON_EN | R/W  | Ob    | Enable BUCK2 OV, UV, SC and ILIM comparators: (Default from NVM memory) 0b = OV, UV, SC and ILIM comparators are disabled 1b = OV, UV, SC and ILIM comparators are enabled   |  |  |  |  |  |
| 3                                                  | BUCK2_VSEL    | R/W  | Ob    | Select output voltage register for BUCK2: (Default from NVM memory) 0b = BUCK2_VOUT_1 1b = BUCK2_VOUT_2                                                                      |  |  |  |  |  |
| 2                                                  | RESERVED      | R/W  | 0b    |                                                                                                                                                                              |  |  |  |  |  |
| 1                                                  | BUCK2_FPWM    | R/W  | 1b    | Forces the BUCK2 regulator to operate in PWM mode: (Default from NVM memory) 0b = Automatic transitions between PFM and PWM modes (AUTO mode). 1b = Forced to PWM operation. |  |  |  |  |  |
| 0                                                  | BUCK2_EN      | R/W  | Ob    | Enable BUCK2 regulator: (Default from NVM memory) 0b = BUCK regulator is disabled 1b = BUCK regulator is enabled                                                             |  |  |  |  |  |



## 8.16.1.7 BUCK2\_CONF Register (Offset = 0x7) [Reset = 0x22]

BUCK2\_CONF is shown in Figure 8-63 and described in Table 8-27.

Return to the Table 8-19.

#### Figure 8-63. BUCK2\_CONF Register



#### Table 8-27. BUCK2\_CONF Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED        | R/W  | 0b    |                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5:3 | BUCK2_ILIM      | R/W  | 100Ь  | Sets the switch peak current limit of BUCK2. Can be programmed at any time during operation.  Maximum programmable current limit may be limited based on device settings.  (Default from NVM memory)  0b = Reserved  1b = Reserved  10b = 2.5 A  11b = 3.5 A  100b = 4.5 A  110b = 6.5 A  111b = 7.5 A                                                                                                                                    |
| 2:0 | BUCK2_SLEW_RATE | R/W  | 10b   | Sets the output voltage slew rate for BUCK2 regulator (rising and falling edges): (Default from NVM memory) $0b = 33 \text{ mV/}\mu\text{s}$ $1b = 20 \text{ mV/}\mu\text{s}$ $10b = 10 \text{ mV/}\mu\text{s}$ $11b = 5.0 \text{ mV/}\mu\text{s}$ $100b = 2.5 \text{ mV/}\mu\text{s}$ $101b = 1.3 \text{ mV/}\mu\text{s}$ $101b = 0.63 \text{ mV/}\mu\text{s}$ $110b = 0.63 \text{ mV/}\mu\text{s}$ $111b = 0.31 \text{ mV/}\mu\text{s}$ |

# 8.16.1.8 BUCK3\_CTRL Register (Offset = 0x8) [Reset = 0x22]

BUCK3\_CTRL is shown in Figure 8-64 and described in Table 8-28.

Return to the Table 8-19.

#### Figure 8-64. BUCK3\_CTRL Register

| 7                | 6        | 5          | 4                 | 3          | 2                 | 1          | 0        |
|------------------|----------|------------|-------------------|------------|-------------------|------------|----------|
| BUCK3_RV_SE<br>L | RESERVED | BUCK3_PLDN | BUCK3_VMON<br>_EN | BUCK3_VSEL | BUCK3_FPWM<br>_MP | BUCK3_FPWM | BUCK3_EN |
| R/W-0b           | R/W-0b   | R/W-1b     | R/W-0b            | R/W-0b     | R/W-0b            | R/W-1b     | R/W-0b   |

#### Table 8-28. BUCK3\_CTRL Register Field Descriptions

| Bit | Field         |      | Reset | Description                                                                                                                                                                                                                                       |  |  |
|-----|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|     | 111111        | Туре |       | · ·                                                                                                                                                                                                                                               |  |  |
| 7   | BUCK3_RV_SEL  | R/W  | Ob    | Select residual voltage checking for BUCK3 feedback pin. (Default from NVM memory) 0b = Disabled 1b = Enabled                                                                                                                                     |  |  |
| 6   | RESERVED      | R/W  | 0b    |                                                                                                                                                                                                                                                   |  |  |
| 5   | BUCK3_PLDN    | R/W  | 1b    | Enable output pull-down resistor when BUCK3 is disabled: (Default from NVM memory) 0b = Pull-down resistor disabled 1b = Pull-down resistor enabled                                                                                               |  |  |
| 4   | BUCK3_VMON_EN | R/W  | 0b    | Enable BUCK3 OV, UV, SC and ILIM comparators: (Default from NVM memory) 0b = OV, UV, SC and ILIM comparators are disabled 1b = OV, UV, SC and ILIM comparators are enabled                                                                        |  |  |
| 3   | BUCK3_VSEL    | R/W  | 0b    | Select output voltage register for BUCK3: (Default from NVM memory) 0b = BUCK3_VOUT_1 1b = BUCK3_VOUT_2                                                                                                                                           |  |  |
| 2   | BUCK3_FPWM_MP | R/W  | Ob    | Forces the BUCK3 regulator to operate always in multi-phase and forced PWM operation mode: (Default from NVM memory) 0b = Automatic phase adding and shedding. 1b = Forced to multi-phase operation, all phases in the multi-phase configuration. |  |  |
| 1   | BUCK3_FPWM    | R/W  | 1b    | Forces the BUCK3 regulator to operate in PWM mode: (Default from NVM memory) 0b = Automatic transitions between PFM and PWM modes (AUTO mode). 1b = Forced to PWM operation.                                                                      |  |  |
| 0   | BUCK3_EN      | R/W  | 0b    | Enable BUCK3 regulator: (Default from NVM memory) 0b = BUCK regulator is disabled 1b = BUCK regulator is enabled                                                                                                                                  |  |  |



## 8.16.1.9 BUCK3\_CONF Register (Offset = 0x9) [Reset = 0x22]

BUCK3\_CONF is shown in Figure 8-65 and described in Table 8-29.

Return to the Table 8-19.

#### Figure 8-65. BUCK3\_CONF Register



#### Table 8-29. BUCK3\_CONF Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                            |
|-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED        | R/W  | 0b    |                                                                                                                                                                                                                                                                                                        |
| 5:3 | BUCK3_ILIM      | R/W  | 100b  | Sets the switch peak current limit of BUCK3. Can be programmed at any time during operation.  Maximum programmable current limit may be limited based on device settings.  (Default from NVM memory)  0b = Reserved  1b = Reserved  10b = 2.5 A  11b = 3.5 A  100b = 4.5 A  110b = 6.5 A  111b = 7.5 A |
| 2:0 | BUCK3_SLEW_RATE | R/W  | 10b   | Sets the output voltage slew rate for BUCK3 regulator (rising and falling edges): (Default from NVM memory) 0b = 33 mV/µs 1b = 20 mV/µs 10b = 10 mV/µs 11b = 5.0 mV/µs 110b = 2.5 mV/µs 101b = 1.3 mV/µs 110b = 0.63 mV/µs 111b = 0.31 mV/µs                                                           |

Submit Document Feedback

Product Folder Links: LP8764-Q1

# 8.16.1.10 BUCK4\_CTRL Register (Offset = 0xA) [Reset = 0x22]

BUCK4\_CTRL is shown in Figure 8-66 and described in Table 8-30.

Return to the Table 8-19.

#### Figure 8-66. BUCK4\_CTRL Register

| 7                | 6        | 5          | 4                 | 3          | 2        | 1          | 0        |
|------------------|----------|------------|-------------------|------------|----------|------------|----------|
| BUCK4_RV_SE<br>L | RESERVED | BUCK4_PLDN | BUCK4_VMON<br>_EN | BUCK4_VSEL | RESERVED | BUCK4_FPWM | BUCK4_EN |
| R/W-0b           | R/W-0b   | R/W-1b     | R/W-0b            | R/W-0b     | R/W-0b   | R/W-1b     | R/W-0b   |

#### Table 8-30. BUCK4\_CTRL Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                  |
|-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BUCK4_RV_SEL  | R/W  | 0b    | Select residual voltage checking for BUCK4 feedback pin. (Default from NVM memory) 0b = Disabled 1b = Enabled                                                                |
| 6   | RESERVED      | R/W  | 0b    |                                                                                                                                                                              |
| 5   | BUCK4_PLDN    | R/W  | 1b    | Enable output pull-down resistor when BUCK4 is disabled: (Default from NVM memory) 0b = Pull-down resistor disabled 1b = Pull-down resistor enabled                          |
| 4   | BUCK4_VMON_EN | R/W  | 0b    | Enable BUCK4 OV, UV, SC and ILIM comparators: (Default from NVM memory) 0b = OV, UV, SC and ILIM comparators are disabled 1b = OV, UV, SC and ILIM comparators are enabled   |
| 3   | BUCK4_VSEL    | R/W  | 0b    | Select output voltage register for BUCK4: (Default from NVM memory) 0b = BUCK4_VOUT_1 1b = BUCK4_VOUT_2                                                                      |
| 2   | RESERVED      | R/W  | 0b    |                                                                                                                                                                              |
| 1   | BUCK4_FPWM    | R/W  | 1b    | Forces the BUCK4 regulator to operate in PWM mode: (Default from NVM memory) 0b = Automatic transitions between PFM and PWM modes (AUTO mode). 1b = Forced to PWM operation. |
| 0   | BUCK4_EN      | R/W  | 0b    | Enable BUCK4 regulator: (Default from NVM memory) 0b = BUCK regulator is disabled 1b = BUCK regulator is enabled                                                             |



## 8.16.1.11 BUCK4\_CONF Register (Offset = 0xB) [Reset = 0x22]

BUCK4\_CONF is shown in Figure 8-67 and described in Table 8-31.

Return to the Table 8-19.

#### Figure 8-67. BUCK4\_CONF Register



#### Table 8-31. BUCK4\_CONF Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                            |
|-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED        | R/W  | 0b    |                                                                                                                                                                                                                                                                                                        |
| 5:3 | BUCK4_ILIM      | R/W  | 100Ь  | Sets the switch peak current limit of BUCK4. Can be programmed at any time during operation.  Maximum programmable current limit may be limited based on device settings.  (Default from NVM memory)  0b = Reserved  1b = Reserved  10b = 2.5 A  11b = 3.5 A  100b = 4.5 A  110b = 6.5 A  111b = 7.5 A |
| 2:0 | BUCK4_SLEW_RATE | R/W  | 10b   | Sets the output voltage slew rate for BUCK4 regulator (rising and falling edges): (Default from NVM memory) 0b = 33 mV/µs 1b = 20 mV/µs 10b = 10 mV/µs 11b = 5.0 mV/µs 110b = 2.5 mV/µs 100b = 2.5 mV/µs 110b = 0.63 mV/µs 110b = 0.31 mV/µs                                                           |



## 8.16.1.12 BUCK1\_VOUT\_1 Register (Offset = 0xE) [Reset = 0x00]

BUCK1\_VOUT\_1 is shown in Figure 8-68 and described in Table 8-32.

Return to the Table 8-19.

## Figure 8-68. BUCK1\_VOUT\_1 Register



#### Table 8-32. BUCK1\_VOUT\_1 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                     |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7:0 | BUCK1_VSET1 | R/W  | 0b    | Voltage selection for buck regulator. See Buck regulators chapter for voltage levels. (Default from NVM memory) |



## 8.16.1.13 BUCK1\_VOUT\_2 Register (Offset = 0xF) [Reset = 0x00]

BUCK1\_VOUT\_2 is shown in Figure 8-69 and described in Table 8-33.

Return to the Table 8-19.

# Figure 8-69. BUCK1\_VOUT\_2 Register



#### Table 8-33. BUCK1\_VOUT\_2 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                     |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7:0 | BUCK1_VSET2 | R/W  | 0b    | Voltage selection for buck regulator. See Buck regulators chapter for voltage levels. (Default from NVM memory) |

Submit Document Feedback



## 8.16.1.14 BUCK2\_VOUT\_1 Register (Offset = 0x10) [Reset = 0x00]

BUCK2\_VOUT\_1 is shown in Figure 8-70 and described in Table 8-34.

Return to the Table 8-19.

## Figure 8-70. BUCK2\_VOUT\_1 Register



#### Table 8-34. BUCK2\_VOUT\_1 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                     |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7:0 | BUCK2_VSET1 | R/W  | Ob    | Voltage selection for buck regulator. See Buck regulators chapter for voltage levels. (Default from NVM memory) |



## 8.16.1.15 BUCK2\_VOUT\_2 Register (Offset = 0x11) [Reset = 0x00]

BUCK2\_VOUT\_2 is shown in Figure 8-71 and described in Table 8-35.

Return to the Table 8-19.

# Figure 8-71. BUCK2\_VOUT\_2 Register



#### Table 8-35. BUCK2\_VOUT\_2 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                     |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7:0 | BUCK2_VSET2 | R/W  | 0b    | Voltage selection for buck regulator. See Buck regulators chapter for voltage levels. (Default from NVM memory) |

Submit Document Feedback



# 8.16.1.16 BUCK3\_VOUT\_1 Register (Offset = 0x12) [Reset = 0x00]

BUCK3\_VOUT\_1 is shown in Figure 8-72 and described in Table 8-36.

Return to the Table 8-19.

## Figure 8-72. BUCK3\_VOUT\_1 Register



#### Table 8-36. BUCK3\_VOUT\_1 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                     |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7:0 | BUCK3_VSET1 | R/W  | 0b    | Voltage selection for buck regulator. See Buck regulators chapter for voltage levels. (Default from NVM memory) |



## 8.16.1.17 BUCK3\_VOUT\_2 Register (Offset = 0x13) [Reset = 0x00]

BUCK3\_VOUT\_2 is shown in Figure 8-73 and described in Table 8-37.

Return to the Table 8-19.

# Figure 8-73. BUCK3\_VOUT\_2 Register



#### Table 8-37. BUCK3\_VOUT\_2 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                     |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7:0 | BUCK3_VSET2 | R/W  | 0b    | Voltage selection for buck regulator. See Buck regulators chapter for voltage levels. (Default from NVM memory) |

Submit Document Feedback



## 8.16.1.18 BUCK4\_VOUT\_1 Register (Offset = 0x14) [Reset = 0x00]

BUCK4\_VOUT\_1 is shown in Figure 8-74 and described in Table 8-38.

Return to the Table 8-19.

## Figure 8-74. BUCK4\_VOUT\_1 Register



#### Table 8-38. BUCK4\_VOUT\_1 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                     |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7:0 | BUCK4_VSET1 | R/W  | Ob    | Voltage selection for buck regulator. See Buck regulators chapter for voltage levels. (Default from NVM memory) |



## 8.16.1.19 BUCK4\_VOUT\_2 Register (Offset = 0x15) [Reset = 0x00]

BUCK4\_VOUT\_2 is shown in Figure 8-75 and described in Table 8-39.

Return to the Table 8-19.

# Figure 8-75. BUCK4\_VOUT\_2 Register



#### Table 8-39. BUCK4\_VOUT\_2 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                     |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7:0 | BUCK4_VSET2 | R/W  | 0b    | Voltage selection for buck regulator. See Buck regulators chapter for voltage levels. (Default from NVM memory) |

Submit Document Feedback

## 8.16.1.20 BUCK1\_PG\_WINDOW Register (Offset = 0x18) [Reset = 0x00]

BUCK1\_PG\_WINDOW is shown in Figure 8-76 and described in Table 8-40.

Return to the Table 8-19.

#### Figure 8-76. BUCK1\_PG\_WINDOW Register



#### Table 8-40. BUCK1\_PG\_WINDOW Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                     |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED     | R/W  | 0b    |                                                                                                                                                                                                                                 |
| 5:3 | BUCK1_UV_THR | R/W  | 0b    | Powergood low threshold level for BUCK1: (Default from NVM memory) 0b = -3% / -30mV 1b = -3.5% / -35 mV 10b = -4% / -40 mV 11b = -5% / -50 mV 100b = -6% / -60 mV 101b = -7% / -70 mV 110b = -8% / -80 mV 111b = -10% / -100mV  |
| 2:0 | BUCK1_OV_THR | R/W  | 0b    | Powergood high threshold level for BUCK1: (Default from NVM memory) 0b = +3% / +30mV 1b = +3.5% / +35 mV 10b = +4% / +40 mV 11b = +5% / +50 mV 100b = +6% / +60 mV 101b = +7% / +70 mV 110b = +8% / +80 mV 111b = +10% / +100mV |



## 8.16.1.21 BUCK2\_PG\_WINDOW Register (Offset = 0x19) [Reset = 0x00]

BUCK2\_PG\_WINDOW is shown in Figure 8-77 and described in Table 8-41.

Return to the Table 8-19.

#### Figure 8-77. BUCK2\_PG\_WINDOW Register



#### Table 8-41. BUCK2\_PG\_WINDOW Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                     |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED     | R/W  | 0b    |                                                                                                                                                                                                                                 |
| 5:3 | BUCK2_UV_THR | R/W  | 0b    | Powergood low threshold level for BUCK2: (Default from NVM memory) 0b = -3% / -30mV 1b = -3.5% / -35 mV 10b = -4% / -40 mV 11b = -5% / -50 mV 100b = -6% / -60 mV 101b = -7% / -70 mV 110b = -8% / -80 mV 111b = -10% / -100mV  |
| 2:0 | BUCK2_OV_THR | R/W  | 0b    | Powergood high threshold level for BUCK2: (Default from NVM memory) 0b = +3% / +30mV 1b = +3.5% / +35 mV 10b = +4% / +40 mV 11b = +5% / +50 mV 100b = +6% / +60 mV 101b = +7% / +70 mV 110b = +8% / +80 mV 111b = +10% / +100mV |



## 8.16.1.22 BUCK3\_PG\_WINDOW Register (Offset = 0x1A) [Reset = 0x00]

BUCK3\_PG\_WINDOW is shown in Figure 8-78 and described in Table 8-42.

Return to the Table 8-19.

#### Figure 8-78. BUCK3\_PG\_WINDOW Register



#### Table 8-42. BUCK3\_PG\_WINDOW Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                     |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED     | R/W  | 0b    |                                                                                                                                                                                                                                 |
| 5:3 | BUCK3_UV_THR | R/W  | Ob    | Powergood low threshold level for BUCK3: (Default from NVM memory) 0b = -3% / -30mV 1b = -3.5% / -35 mV 10b = -4% / -40 mV 11b = -5% / -50 mV 100b = -6% / -60 mV 101b = -7% / -70 mV 110b = -8% / -80 mV 111b = -10% / -100mV  |
| 2:0 | BUCK3_OV_THR | R/W  | Ob    | Powergood high threshold level for BUCK3: (Default from NVM memory) 0b = +3% / +30mV 1b = +3.5% / +35 mV 10b = +4% / +40 mV 11b = +5% / +50 mV 100b = +6% / +60 mV 101b = +7% / +70 mV 110b = +8% / +80 mV 111b = +10% / +100mV |



## 8.16.1.23 BUCK4\_PG\_WINDOW Register (Offset = 0x1B) [Reset = 0x00]

BUCK4\_PG\_WINDOW is shown in Figure 8-79 and described in Table 8-43.

Return to the Table 8-19.

#### Figure 8-79. BUCK4\_PG\_WINDOW Register



#### Table 8-43. BUCK4\_PG\_WINDOW Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                     |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED     | R/W  | 0b    |                                                                                                                                                                                                                                 |
| 5:3 | BUCK4_UV_THR | R/W  | 0b    | Powergood low threshold level for BUCK4: (Default from NVM memory) 0b = -3% / -30mV 1b = -3.5% / -35 mV 10b = -4% / -40 mV 11b = -5% / -50 mV 100b = -6% / -60 mV 101b = -7% / -70 mV 110b = -8% / -80 mV 111b = -10% / -100mV  |
| 2:0 | BUCK4_OV_THR | R/W  | Ob    | Powergood high threshold level for BUCK4: (Default from NVM memory) 0b = +3% / +30mV 1b = +3.5% / +35 mV 10b = +4% / +40 mV 11b = +5% / +50 mV 100b = +6% / +60 mV 101b = +7% / +70 mV 110b = +8% / +80 mV 111b = +10% / +100mV |

# 8.16.1.24 VCCA\_VMON\_CTRL Register (Offset = 0x2B) [Reset = 0x00]

VCCA\_VMON\_CTRL is shown in Figure 8-80 and described in Table 8-44.

Return to the Table 8-19.

#### Figure 8-80. VCCA\_VMON\_CTRL Register

| 7 | 6                | 5 | 4                | 3        | 2                | 1        | 0                |
|---|------------------|---|------------------|----------|------------------|----------|------------------|
|   | VMON_DEGLITCH_SE | L | VMON2_RV_S<br>EL | VMON2_EN | VMON1_RV_S<br>EL | VMON1_EN | VCCA_VMON_<br>EN |
|   | R/W-0b           |   | R/W-0b           | R/W-0b   | R/W-0b           | R/W-0b   | R/W-0b           |

# Table 8-44. VCCA\_VMON\_CTRL Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                  |
|-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | VMON_DEGLITCH_SEL | R/W  | 0b    | Deglitch time select for BUCKx_VMON, VMONx and VCCA_VMON (Default from NVM memory) 0b = 4 us 1b = 20 us                                      |
| 4   | VMON2_RV_SEL      | R/W  | 0b    | Select residual voltage checking for VMON2 pin. (Default from NVM memory) 0b = Disabled 1b = Enabled                                         |
| 3   | VMON2_EN          | R/W  | 0b    | Enable VMON2 OV and UV comparators: (Default from NVM memory) 0b = OV and UV comparators are disabled 1b = OV and UV comparators are enabled |
| 2   | VMON1_RV_SEL      | R/W  | 0b    | Select residual voltage checking for VMON1 pin. (Default from NVM memory) 0b = Disabled 1b = Enabled                                         |
| 1   | VMON1_EN          | R/W  | 0b    | Enable VMON1 OV and UV comparators: (Default from NVM memory) 0b = OV and UV comparators are disabled 1b = OV and UV comparators are enabled |
| 0   | VCCA_VMON_EN      | R/W  | 0b    | Enable VCCA OV and UV comparators: (Default from NVM memory) 0b = OV and UV comparators are disabled 1b = OV and UV comparators are enabled. |



## 8.16.1.25 VCCA\_PG\_WINDOW Register (Offset = 0x2C) [Reset = 0x00]

VCCA\_PG\_WINDOW is shown in Figure 8-81 and described in Table 8-45.

Return to the Table 8-19.

#### Figure 8-81. VCCA\_PG\_WINDOW Register



#### Table 8-45. VCCA\_PG\_WINDOW Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                 |
|-----|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED    | R/W  | 0b    |                                                                                                                                                             |
| 6   | VCCA_PG_SET | R/W  | Ob    | Powergood level for VCCA pin:<br>(Default from NVM memory)<br>0b = 3.3 V<br>1b = 5.0 V                                                                      |
| 5:3 | VCCA_UV_THR | R/W  | Ob    | Powergood low threshold level for VCCA pin: (Default from NVM memory) 0b = -3% 1b = -3.5% 10b = -4% 11b = -5% 100b = -6% 101b = -7% 110b = -8% 111b = -10%  |
| 2:0 | VCCA_OV_THR | R/W  | Ob    | Powergood high threshold level for VCCA pin: (Default from NVM memory) 0b = +3% 1b = +3.5% 10b = +4% 11b = +5% 100b = +6% 101b = +7% 110b = +8% 111b = +10% |

Submit Document Feedback

## 8.16.1.26 VMON1\_PG\_WINDOW Register (Offset = 0x2D) [Reset = 0x00]

VMON1\_PG\_WINDOW is shown in Figure 8-82 and described in Table 8-46.

Return to the Table 8-19.

#### Figure 8-82. VMON1\_PG\_WINDOW Register



#### Table 8-46. VMON1\_PG\_WINDOW Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED     | R/W  | 0b    |                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | VMON1_RANGE  | R/W  | Ob    | Select OV/UV voltage monitoring range: (Default from NVM memory) 0b = 0.3 - 3.34 V 1b = 3.35 - 5.0 V                                                                                                                                                                                                                                                                                                            |
| 5:3 | VMON1_UV_THR | R/W  | Ob    | Powergood low threshold level for VMON1. Threshold values in brackets are for extended voltage range (VMON1_RANGE = 1): (Default from NVM memory) 0b = -3% / -30 mV / (-150 mV) 1b = -3.5% / -35 mV / (-175 mV) 10b = -4% / -40 mV / (-200 mV) 11b = -5% / -50 mV / (-250 mV) 100b = -6% / -60 mV / (-300 mV) 101b = -7% / -70 mV / (-350 mV) 110b = -8% / -80 mV / (-400 mV) 111b = -10% / -100 mV / (-500 mV) |
| 2:0 | VMON1_OV_THR | R/W  | Ob    | Powergood high threshold level for VMON1. Threshold values in brackets are for extended voltage range (VMON1_RANGE = 1): (Default from NVM memory) 0b = +3% / +30 mV / (+150 mV) 1b = +3.5% / +35 mV / (+175 mV) 10b = +4% / +40 mV / (+200 mV) 11b = +5% / +50 mV / (+250 mV) 100b = +6% / +60 mV / (+300 mV) 101b = +7% / +70 mV / (+350 mV) 110b = +8% / +80 mV / (+400 mV) 111b = +10% / +100mV / (+500 mV) |



## 8.16.1.27 VMON1\_PG\_LEVEL Register (Offset = 0x2E) [Reset = 0x00]

VMON1\_PG\_LEVEL is shown in Figure 8-83 and described in Table 8-47.

Return to the Table 8-19.

## Figure 8-83. VMON1\_PG\_LEVEL Register



#### Table 8-47. VMON1\_PG\_LEVEL Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                               |
|-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VMON1_PG_SET | R/W  | 0b    | Powergood voltage level of VMON1 pin, VMON1_OV_THR[2:0] and VMON1_UV_THR[2:0] defines the threshold levels.  See Voltage monitoring chapter for voltage levels. (Default from NVM memory) |

Submit Document Feedback

## 8.16.1.28 VMON2\_PG\_WINDOW Register (Offset = 0x2F) [Reset = 0x00]

VMON2\_PG\_WINDOW is shown in Figure 8-84 and described in Table 8-48.

Return to the Table 8-19.

#### Figure 8-84. VMON2\_PG\_WINDOW Register



#### Table 8-48. VMON2\_PG\_WINDOW Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED     | R/W  | 0b    |                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | VMON2_RANGE  | R/W  | Ob    | Select OV/UV voltage monitoring range: (Default from NVM memory) 0b = 0.3 - 3.34 V 1b = 3.35 - 5.0 V                                                                                                                                                                                                                                                                                                            |
| 5:3 | VMON2_UV_THR | R/W  | Ob    | Powergood low threshold level for VMON2. Threshold values in brackets are for extended voltage range (VMON2_RANGE = 1): (Default from NVM memory) 0b = -3% / -30 mV / (-150 mV) 1b = -3.5% / -35 mV / (-175 mV) 10b = -4% / -40 mV / (-200 mV) 11b = -5% / -50 mV / (-250 mV) 100b = -6% / -60 mV / (-300 mV) 101b = -7% / -70 mV / (-350 mV) 110b = -8% / -80 mV / (-400 mV) 111b = -10% / -100 mV / (-500 mV) |
| 2:0 | VMON2_OV_THR | R/W  | 0b    | Powergood high threshold level for VMON2. Threshold values in brackets are for extended voltage range (VMON2_RANGE = 1): (Default from NVM memory) 0b = +3% / +30mV / (+150 mV) 1b = +3.5% / +35 mV / (+175 mV) 10b = +4% / +40 mV / (+200 mV) 11b = +5% / +50 mV / (+250 mV) 100b = +6% / +60 mV / (+300 mV) 101b = +7% / +70 mV / (+350 mV) 110b = +8% / +80 mV / (+400 mV) 111b = +10% / +100mV / (+500 mV)  |



## 8.16.1.29 VMON2\_PG\_LEVEL Register (Offset = 0x30) [Reset = 0x00]

VMON2\_PG\_LEVEL is shown in Figure 8-85 and described in Table 8-49.

Return to the Table 8-19.

# Figure 8-85. VMON2\_PG\_LEVEL Register



#### Table 8-49. VMON2\_PG\_LEVEL Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                               |
|-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VMON2_PG_SET | R/W  | 0b    | Powergood voltage level of VMON2 pin, VMON2_OV_THR[2:0] and VMON2_UV_THR[2:0] defines the threshold levels.  See Voltage monitoring chapter for voltage levels. (Default from NVM memory) |

Submit Document Feedback



# 8.16.1.30 GPIO1\_CONF Register (Offset = 0x31) [Reset = 0x2A]

GPIO1\_CONF is shown in Figure 8-86 and described in Table 8-50.

Return to the Table 8-19.

#### Figure 8-86. GPIO1\_CONF Register



#### Table 8-50. GPIO1\_CONF Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                  |
|-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO1_SEL         | R/W  | 1b    | GPIO1 signal function: (Default from NVM memory) 0b = GPIO1 1b = EN_DRV 10b = NRSTOUT_SOC 11b = PGOOD 100b = NSLEEP1 101b = NSLEEP2 110b = WKUP1 111b = WKUP2                                |
| 4   | GPIO1_DEGLITCH_EN | R/W  | 0b    | GPIO1 signal deglitch time when signal direction is input: (Default from NVM memory) 0b = No deglitch, only synchronization. 1b = 8 us deglitch time.                                        |
| 3   | GPIO1_PU_PD_EN    | R/W  | 1b    | Control for GPIO1 pin pull-up/pull-down resistor: (Default from NVM memory) 0b = Pull-up/pull-down resistor disabled 1b = Pull-up/pull-down resistor enabled                                 |
| 2   | GPIO1_PU_SEL      | R/W  | Ob    | Control for GPIO1 pin pull-up/pull-down resistor: GPIO1_PU_PD_EN must be 1 to select the resistor. (Default from NVM memory) 0b = Pull-down resistor selected 1b = Pull-up resistor selected |
| 1   | GPIO1_OD          | R/W  | 1b    | GPIO1 signal type when configured to output: (Default from NVM memory) 0b = Push-pull output 1b = Open-drain output                                                                          |
| 0   | GPIO1_DIR         | R/W  | 0b    | GPIO1 signal direction: (Default from NVM memory) 0b = Input 1b = Output                                                                                                                     |



## 8.16.1.31 GPIO2\_CONF Register (Offset = 0x32) [Reset = 0x0A]

GPIO2\_CONF is shown in Figure 8-87 and described in Table 8-51.

Return to the Table 8-19.

#### Figure 8-87. GPIO2\_CONF Register



#### Table 8-51. GPIO2\_CONF Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                      |
|-----|-------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO2_SEL         | R/W  | Ob    | GPIO2 signal function: (Default from NVM memory) 0b = GPIO2 1b = SCL_I2C2 10b = CS_SPI 11b = TRIG_WDOG 100b = NSLEEP1 101b = NSLEEP2 110b = WKUP1 111b = WKUP2                                   |
| 4   | GPIO2_DEGLITCH_EN | R/W  | Ob    | GPIO2 signal deglitch time when signal direction is input: (Default from NVM memory) 0b = No deglitch, only synchronization. 1b = 8 us deglitch time.                                            |
| 3   | GPIO2_PU_PD_EN    | R/W  | 1b    | Control for GPIO2 pin pull-up/pull-down resistor: (Default from NVM memory) 0b = Pull-up/pull-down resistor disabled 1b = Pull-up/pull-down resistor enabled                                     |
| 2   | GPIO2_PU_SEL      | R/W  | 0b    | Control for GPIO2 pin pull-up/pull-down resistor:  GPIO2_PU_PD_EN must be 1 to select the resistor.  (Default from NVM memory)  0b = Pull-down resistor selected  1b = Pull-up resistor selected |
| 1   | GPIO2_OD          | R/W  | 1b    | GPIO2 signal type when configured to output: (Default from NVM memory) 0b = Push-pull output 1b = Open-drain output                                                                              |
| 0   | GPIO2_DIR         | R/W  | Ob    | GPIO2 signal direction: (Default from NVM memory) 0b = Input 1b = Output                                                                                                                         |

Product Folder Links: *LP8764-Q1* 

# 8.16.1.32 GPIO3\_CONF Register (Offset = 0x33) [Reset = 0x0A]

GPIO3\_CONF is shown in Figure 8-88 and described in Table 8-52.

Return to the Table 8-19.

#### Figure 8-88. GPIO3\_CONF Register



#### Table 8-52. GPIO3\_CONF Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                  |
|-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO3_SEL         | R/W  | 0b    | GPIO3 signal function: (Default from NVM memory) 0b = GPIO3 1b = SDA_I2C2 10b = SDO_SPI 11b = SDO_SPI 100b = NSLEEP1 101b = NSLEEP2 110b = WKUP1 111b = WKUP2                                |
| 4   | GPIO3_DEGLITCH_EN | R/W  | 0b    | GPIO3 signal deglitch time when signal direction is input: (Default from NVM memory) 0b = No deglitch, only synchronization. 1b = 8 us deglitch time.                                        |
| 3   | GPIO3_PU_PD_EN    | R/W  | 1b    | Control for GPIO3 pin pull-up/pull-down resistor: (Default from NVM memory) 0b = Pull-up/pull-down resistor disabled 1b = Pull-up/pull-down resistor enabled                                 |
| 2   | GPIO3_PU_SEL      | R/W  | 0b    | Control for GPIO3 pin pull-up/pull-down resistor: GPIO3_PU_PD_EN must be 1 to select the resistor. (Default from NVM memory) 0b = Pull-down resistor selected 1b = Pull-up resistor selected |
| 1   | GPIO3_OD          | R/W  | 1b    | GPIO3 signal type when configured to output: (Default from NVM memory) 0b = Push-pull output 1b = Open-drain output                                                                          |
| 0   | GPIO3_DIR         | R/W  | 0b    | GPIO3 signal direction: (Default from NVM memory) 0b = Input 1b = Output                                                                                                                     |



## 8.16.1.33 GPIO4\_CONF Register (Offset = 0x34) [Reset = 0x0A]

GPIO4\_CONF is shown in Figure 8-89 and described in Table 8-53.

Return to the Table 8-19.

#### Figure 8-89. GPIO4\_CONF Register



#### Table 8-53. GPIO4\_CONF Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                                                 |
|-----|-------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO4_SEL         | R/W  | Ob    | GPIO4 signal function: (Default from NVM memory) 0b = GPIO4 1b = ENABLE 10b = TRIG_WDOG 11b = BUCK1_VMON. Buck1 voltage monitoring input is GPIO4 instead of FB_B1. 100b = NSLEEP1 101b = NSLEEP2 110b = WKUP1 111b = WKUP2 |
| 4   | GPIO4_DEGLITCH_EN | R/W  | 0b    | GPIO4 signal deglitch time when signal direction is input: (Default from NVM memory) 0b = No deglitch, only synchronization. 1b = 8 us deglitch time.                                                                       |
| 3   | GPIO4_PU_PD_EN    | R/W  | 1b    | Control for GPIO4 pin pull-up/pull-down resistor: (Default from NVM memory) 0b = Pull-up/pull-down resistor disabled 1b = Pull-up/pull-down resistor enabled                                                                |
| 2   | GPIO4_PU_SEL      | R/W  | 0b    | Control for GPIO4 pin pull-up/pull-down resistor: GPIO4_PU_PD_EN must be 1 to select the resistor. (Default from NVM memory) 0b = Pull-down resistor selected 1b = Pull-up resistor selected                                |
| 1   | GPIO4_OD          | R/W  | 1b    | GPIO4 signal type when configured to output: (Default from NVM memory) 0b = Push-pull output 1b = Open-drain output                                                                                                         |
| 0   | GPIO4_DIR         | R/W  | 0b    | GPIO4 signal direction: (Default from NVM memory) 0b = Input 1b = Output                                                                                                                                                    |

## 8.16.1.34 GPIO5\_CONF Register (Offset = 0x35) [Reset = 0x0A]

GPIO5\_CONF is shown in Figure 8-90 and described in Table 8-54.

Return to the Table 8-19.

#### Figure 8-90. GPIO5\_CONF Register



#### Table 8-54. GPIO5\_CONF Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                  |
|-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO5_SEL         | R/W  | 0b    | GPIO5 signal function: (Default from NVM memory) 0b = GPIO5 1b = SYNCCLKIN 10b = SYNCCLKOUT 11b = nRSTOUT_SOC 100b = NSLEEP1 101b = NSLEEP2 110b = WKUP1 111b = WKUP2                        |
| 4   | GPIO5_DEGLITCH_EN | R/W  | 0b    | GPIO5 signal deglitch time when signal direction is input: (Default from NVM memory) 0b = No deglitch, only synchronization. 1b = 8 us deglitch time.                                        |
| 3   | GPIO5_PU_PD_EN    | R/W  | 1b    | Control for GPIO5 pin pull-up/pull-down resistor: (Default from NVM memory) 0b = Pull-up/pull-down resistor disabled 1b = Pull-up/pull-down resistor enabled                                 |
| 2   | GPIO5_PU_SEL      | R/W  | 0b    | Control for GPIO5 pin pull-up/pull-down resistor: GPIO5_PU_PD_EN must be 1 to select the resistor. (Default from NVM memory) 0b = Pull-down resistor selected 1b = Pull-up resistor selected |
| 1   | GPIO5_OD          | R/W  | 1b    | GPIO5 signal type when configured to output: (Default from NVM memory) 0b = Push-pull output 1b = Open-drain output                                                                          |
| 0   | GPIO5_DIR         | R/W  | 0b    | GPIO5 signal direction: (Default from NVM memory) 0b = Input 1b = Output                                                                                                                     |



## 8.16.1.35 GPIO6\_CONF Register (Offset = 0x36) [Reset = 0x0A]

GPIO6\_CONF is shown in Figure 8-91 and described in Table 8-55.

Return to the Table 8-19.

#### Figure 8-91. GPIO6\_CONF Register



#### Table 8-55. GPIO6\_CONF Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                  |
|-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO6_SEL         | R/W  | Ob    | GPIO6 signal function: (Default from NVM memory) 0b = GPIO6 1b = nERR_MCU 10b = SYNCCLKOUT 11b = PGOOD 100b = NSLEEP1 101b = NSLEEP2 110b = WKUP1 111b = WKUP2                               |
| 4   | GPIO6_DEGLITCH_EN | R/W  | 0b    | GPIO6 signal deglitch time when signal direction is input: (Default from NVM memory) 0b = No deglitch, only synchronization. 1b = 8 us deglitch time.                                        |
| 3   | GPIO6_PU_PD_EN    | R/W  | 1b    | Control for GPIO6 pin pull-up/pull-down resistor: (Default from NVM memory) 0b = Pull-up/pull-down resistor disabled 1b = Pull-up/pull-down resistor enabled                                 |
| 2   | GPIO6_PU_SEL      | R/W  | Ob    | Control for GPIO6 pin pull-up/pull-down resistor: GPIO6_PU_PD_EN must be 1 to select the resistor. (Default from NVM memory) 0b = Pull-down resistor selected 1b = Pull-up resistor selected |
| 1   | GPIO6_OD          | R/W  | 1b    | GPIO6 signal type when configured to output: (Default from NVM memory) 0b = Push-pull output 1b = Open-drain output                                                                          |
| 0   | GPIO6_DIR         | R/W  | 0b    | GPIO6 signal direction: (Default from NVM memory) 0b = Input 1b = Output                                                                                                                     |



# 8.16.1.36 GPIO7\_CONF Register (Offset = 0x37) [Reset = 0x0A]

GPIO7\_CONF is shown in Figure 8-92 and described in Table 8-56.

Return to the Table 8-19.

#### Figure 8-92. GPIO7\_CONF Register



#### Table 8-56. GPIO7\_CONF Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                  |
|-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO7_SEL         | R/W  | ОЬ    | GPIO7 signal function: (Default from NVM memory) 0b = GPIO7 1b = nERR_MCU 10b = REFOUT 11b = VMON1 100b = NSLEEP1 101b = NSLEEP2 110b = WKUP1 111b = WKUP2                                   |
| 4   | GPIO7_DEGLITCH_EN | R/W  | 0b    | GPIO7 signal deglitch time when signal direction is input: (Default from NVM memory) 0b = No deglitch, only synchronization. 1b = 8 us deglitch time.                                        |
| 3   | GPIO7_PU_PD_EN    | R/W  | 1b    | Control for GPIO7 pin pull-up/pull-down resistor: (Default from NVM memory) 0b = Pull-up/pull-down resistor disabled 1b = Pull-up/pull-down resistor enabled                                 |
| 2   | GPIO7_PU_SEL      | R/W  | 0b    | Control for GPIO7 pin pull-up/pull-down resistor: GPIO7_PU_PD_EN must be 1 to select the resistor. (Default from NVM memory) 0b = Pull-down resistor selected 1b = Pull-up resistor selected |
| 1   | GPIO7_OD          | R/W  | 1b    | GPIO7 signal type when configured to output: (Default from NVM memory) 0b = Push-pull output 1b = Open-drain output                                                                          |
| 0   | GPIO7_DIR         | R/W  | 0b    | GPIO7 signal direction: (Default from NVM memory) 0b = Input 1b = Output                                                                                                                     |



## 8.16.1.37 GPIO8\_CONF Register (Offset = 0x38) [Reset = 0x0A]

GPIO8\_CONF is shown in Figure 8-93 and described in Table 8-57.

Return to the Table 8-19.

#### Figure 8-93. GPIO8\_CONF Register



#### Table 8-57. GPIO8\_CONF Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                  |
|-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO8_SEL         | R/W  | 0b    | GPIO8 signal function: (Default from NVM memory) 0b = GPIO8 1b = SCLK_SPMI 10b = VMON2 11b = VMON2 110b = NSLEEP1 101b = NSLEEP2 110b = WKUP1 111b = WKUP2                                   |
| 4   | GPIO8_DEGLITCH_EN | R/W  | 0b    | GPIO8 signal deglitch time when signal direction is input: (Default from NVM memory) 0b = No deglitch, only synchronization. 1b = 8 us deglitch time.                                        |
| 3   | GPIO8_PU_PD_EN    | R/W  | 1b    | Control for GPIO8 pin pull-up/pull-down resistor: (Default from NVM memory) 0b = Pull-up/pull-down resistor disabled 1b = Pull-up/pull-down resistor enabled                                 |
| 2   | GPIO8_PU_SEL      | R/W  | Ob    | Control for GPIO8 pin pull-up/pull-down resistor: GPIO8_PU_PD_EN must be 1 to select the resistor. (Default from NVM memory) 0b = Pull-down resistor selected 1b = Pull-up resistor selected |
| 1   | GPIO8_OD          | R/W  | 1b    | GPIO8 signal type when configured to output: (Default from NVM memory) 0b = Push-pull output 1b = Open-drain output                                                                          |
| 0   | GPIO8_DIR         | R/W  | 0b    | GPIO8 signal direction: (Default from NVM memory) 0b = Input 1b = Output                                                                                                                     |

# 8.16.1.38 GPIO9\_CONF Register (Offset = 0x39) [Reset = 0x0A]

GPIO9\_CONF is shown in Figure 8-94 and described in Table 8-58.

Return to the Table 8-19.

### Figure 8-94. GPIO9\_CONF Register



#### Table 8-58. GPIO9\_CONF Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                  |
|-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO9_SEL         | R/W  | Ob    | GPIO9 signal function: (Default from NVM memory) 0b = GPIO9 1b = SDATA_SPMI 10b = PGOOD 11b = SYNCCLKIN 100b = NSLEEP1 101b = NSLEEP2 110b = WKUP1 111b = WKUP2                              |
| 4   | GPIO9_DEGLITCH_EN | R/W  | 0b    | GPIO9 signal deglitch time when signal direction is input: (Default from NVM memory) 0b = No deglitch, only synchronization. 1b = 8 us deglitch time.                                        |
| 3   | GPIO9_PU_PD_EN    | R/W  | 1b    | Control for GPIO9 pin pull-up/pull-down resistor: (Default from NVM memory) 0b = Pull-up/pull-down resistor disabled 1b = Pull-up/pull-down resistor enabled                                 |
| 2   | GPIO9_PU_SEL      | R/W  | Ob    | Control for GPIO9 pin pull-up/pull-down resistor: GPIO9_PU_PD_EN must be 1 to select the resistor. (Default from NVM memory) 0b = Pull-down resistor selected 1b = Pull-up resistor selected |
| 1   | GPIO9_OD          | R/W  | 1b    | GPIO9 signal type when configured to output: (Default from NVM memory) 0b = Push-pull output 1b = Open-drain output                                                                          |
| 0   | GPIO9_DIR         | R/W  | 0b    | GPIO9 signal direction: (Default from NVM memory) 0b = Input 1b = Output                                                                                                                     |



## 8.16.1.39 GPIO10\_CONF Register (Offset = 0x3A) [Reset = 0x0A]

GPIO10\_CONF is shown in Figure 8-95 and described in Table 8-59.

Return to the Table 8-19.

# Figure 8-95. GPIO10\_CONF Register



#### Table 8-59. GPIO10\_CONF Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                                                                    |
|-----|--------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO10_SEL         | R/W  | 0b    | GPIO10 signal function: (Default from NVM memory) 0b = GPIO10 1b = nRSTOUT 10b = nRSTOUT_SOC 11b = nRSTOUT_SOC 110b = NSLEEP1 101b = NSLEEP2 110b = WKUP1 111b = WKUP2                         |
| 4   | GPIO10_DEGLITCH_EN | R/W  | Ob    | GPIO10 signal deglitch time when signal direction is input: (Default from NVM memory) 0b = No deglitch, only synchronization. 1b = 8 us deglitch time.                                         |
| 3   | GPIO10_PU_PD_EN    | R/W  | 1b    | Control for GPIO10 pin pull-up/pull-down resistor: (Default from NVM memory) 0b = Pull-up/pull-down resistor disabled 1b = Pull-up/pull-down resistor enabled                                  |
| 2   | GPIO10_PU_SEL      | R/W  | 0b    | Control for GPIO10 pin pull-up/pull-down resistor: GPIO10_PU_PD_EN must be 1 to select the resistor. (Default from NVM memory) 0b = Pull-down resistor selected 1b = Pull-up resistor selected |
| 1   | GPIO10_OD          | R/W  | 1b    | GPIO10 signal type when configured to output: (Default from NVM memory) 0b = Push-pull output 1b = Open-drain output                                                                           |
| 0   | GPIO10_DIR         | R/W  | Ob    | GPIO10 signal direction: (Default from NVM memory) 0b = Input 1b = Output                                                                                                                      |



## 8.16.1.40 ENABLE\_CONF Register (Offset = 0x3C) [Reset = 0x88]

ENABLE\_CONF is shown in Figure 8-96 and described in Table 8-60.

Return to the Table 8-19.

### Figure 8-96. ENABLE\_CONF Register



### Table 8-60. ENABLE\_CONF Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                 |
|-----|------------|------|-------|---------------------------------------------------------------------------------------------|
| 7:6 | RESERVED   | R/W  | 10b   |                                                                                             |
| 5   | ENABLE_POL | R/W  | 0b    | Control for ENABLE pin polarity: (Default from NVM memory) 0b = Active high 1b = Active low |
| 4:0 | RESERVED   | R/W  | 1000b |                                                                                             |



# 8.16.1.41 GPIO\_OUT\_1 Register (Offset = 0x3D) [Reset = 0x00]

GPIO\_OUT\_1 is shown in Figure 8-97 and described in Table 8-61.

Return to the Table 8-19.

### Figure 8-97. GPIO\_OUT\_1 Register

| 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| GPIO8_OUT | GPIO7_OUT | GPIO6_OUT | GPIO5_OUT | GPIO4_OUT | GPIO3_OUT | GPIO2_OUT | GPIO1_OUT |
| R/W-0b    |

#### Table 8-61. GPIO\_OUT\_1 Register Field Descriptions

| Bit | Field     | Type | Reset | Description                                                                                                    |
|-----|-----------|------|-------|----------------------------------------------------------------------------------------------------------------|
| 7   | GPIO8_OUT | R/W  | 0b    | Control for GPIO8 signal when configured to GPIO Output: (Default from NVM memory) 0b = Low 1b = High          |
| 6   | GPIO7_OUT | R/W  | 0b    | Control for GPIO7 signal when configured to GPIO Output:<br>(Default from NVM memory)<br>0b = Low<br>1b = High |
| 5   | GPIO6_OUT | R/W  | 0b    | Control for GPIO6 signal when configured to GPIO Output: (Default from NVM memory) 0b = Low 1b = High          |
| 4   | GPIO5_OUT | R/W  | 0b    | Control for GPIO5 signal when configured to GPIO Output: (Default from NVM memory) 0b = Low 1b = High          |
| 3   | GPIO4_OUT | R/W  | 0b    | Control for GPIO4 signal when configured to GPIO Output: (Default from NVM memory) 0b = Low 1b = High          |
| 2   | GPIO3_OUT | R/W  | Ob    | Control for GPIO3 signal when configured to GPIO Output: (Default from NVM memory) 0b = Low 1b = High          |
| 1   | GPIO2_OUT | R/W  | 0b    | Control for GPIO2 signal when configured to GPIO Output: (Default from NVM memory) 0b = Low 1b = High          |
| 0   | GPIO1_OUT | R/W  | Ob    | Control for GPIO1 signal when configured to GPIO Output: (Default from NVM memory) 0b = Low 1b = High          |



## 8.16.1.42 GPIO\_OUT\_2 Register (Offset = 0x3E) [Reset = 0x00]

GPIO\_OUT\_2 is shown in Figure 8-98 and described in Table 8-62.

Return to the Table 8-19.

# Figure 8-98. GPIO\_OUT\_2 Register



#### Table 8-62. GPIO\_OUT\_2 Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                     |
|-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7:2 | RESERVED   | R/W  | 0b    |                                                                                                                 |
| 1   | GPIO10_OUT | R/W  | 0b    | Control for GPIO10 signal when configured to GPIO Output:<br>(Default from NVM memory)<br>0b = Low<br>1b = High |
| 0   | GPIO9_OUT  | R/W  | 0b    | Control for GPIO9 signal when configured to GPIO Output:<br>(Default from NVM memory)<br>0b = Low<br>1b = High  |



# 8.16.1.43 GPIO\_IN\_1 Register (Offset = 0x3F) [Reset = 0x00]

GPIO\_IN\_1 is shown in Figure 8-99 and described in Table 8-63.

Return to the Table 8-19.

# Figure 8-99. GPIO\_IN\_1 Register

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| GPIO8_IN | GPIO7_IN | GPIO6_IN | GPIO5_IN | GPIO4_IN | GPIO3_IN | GPIO2_IN | GPIO1_IN |
| R-0b     |

### Table 8-63. GPIO\_IN\_1 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                     |
|-----|----------|------|-------|-------------------------------------------------|
| 7   | GPIO8_IN | R    | 0b    | Level of GPIO8 signal: 0b = Low 1b = High       |
| 6   | GPIO7_IN | R    | 0b    | Level of GPIO7 signal:<br>0b = Low<br>1b = High |
| 5   | GPIO6_IN | R    | 0b    | Level of GPIO6 signal: 0b = Low 1b = High       |
| 4   | GPIO5_IN | R    | 0b    | Level of GPIO5 signal: 0b = Low 1b = High       |
| 3   | GPIO4_IN | R    | 0b    | Level of GPIO4 signal: 0b = Low 1b = High       |
| 2   | GPIO3_IN | R    | 0b    | Level of GPIO3 signal: 0b = Low 1b = High       |
| 1   | GPIO2_IN | R    | 0b    | Level of GPIO2 signal: 0b = Low 1b = High       |
| 0   | GPIO1_IN | R    | 0b    | Level of GPIO1 signal:<br>0b = Low<br>1b = High |

Product Folder Links: LP8764-Q1

186



## 8.16.1.44 GPIO\_IN\_2 Register (Offset = 0x40) [Reset = 0x00]

GPIO\_IN\_2 is shown in Figure 8-100 and described in Table 8-64.

Return to the Table 8-19.

### Figure 8-100. GPIO\_IN\_2 Register



### Table 8-64. GPIO\_IN\_2 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                      |
|-----|-----------|------|-------|--------------------------------------------------|
| 7:2 | RESERVED  | R    | 0b    |                                                  |
| 1   | GPIO10_IN | R    | 0b    | Level of GPIO10 signal:<br>0b = Low<br>1b = High |
| 0   | GPIO9_IN  | R    | 0b    | Level of GPIO9 signal:<br>0b = Low<br>1b = High  |



# 8.16.1.45 RAIL\_SEL\_1 Register (Offset = 0x41) [Reset = 0x00]

RAIL\_SEL\_1 is shown in Figure 8-101 and described in Table 8-65.

Return to the Table 8-19.

# Figure 8-101. RAIL\_SEL\_1 Register

| 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|
| BUCK4_0 | GRP_SEL | BUCK3_G | GRP_SEL | BUCK2_C | GRP_SEL | BUCK1_0 | GRP_SEL |
| R/V     | V-0b    | R/W     | R/W-0b  |         | /-0b    | R/W     | V-0b    |

#### Table 8-65. RAIL\_SEL\_1 Register Field Descriptions

| Tuble 6 66. PAIL_GEL_1 Register Field Bescriptions |               |      |       |                                                                                                                                                      |  |  |  |
|----------------------------------------------------|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                | Field         | Type | Reset | Description                                                                                                                                          |  |  |  |
| 7:6                                                | BUCK4_GRP_SEL | R/W  | ОЬ    | Rail group selection for BUCK4: (Default from NVM memory) 0b = No group assigned 1b = MCU rail group 10b = SOC rail group 11b = OTHER rail group     |  |  |  |
| 5:4                                                | BUCK3_GRP_SEL | R/W  | ОЬ    | Rail group selection for BUCK3: (Default from NVM memory) 0b = No group assigned 1b = MCU rail group 10b = SOC rail group 11b = OTHER rail group     |  |  |  |
| 3:2                                                | BUCK2_GRP_SEL | R/W  | ОЬ    | Rail group selection for BUCK2: (Default from NVM memory) 0b = No group assigned 1b = MCU rail group 10b = SOC rail group 11b = OTHER rail group     |  |  |  |
| 1:0                                                | BUCK1_GRP_SEL | R/W  | ОЬ    | Rail group selection for BUCK1: (Default from NVM memory)  0b = No group assigned  1b = MCU rail group  10b = SOC rail group  11b = OTHER rail group |  |  |  |

Product Folder Links: LP8764-Q1

188

8.16.1.46 RAIL\_SEL\_3 Register (Offset = 0x43) [Reset = 0x00]

RAIL\_SEL\_3 is shown in Figure 8-102 and described in Table 8-66.

Return to the Table 8-19.

# Figure 8-102. RAIL\_SEL\_3 Register



#### Table 8-66. RAIL\_SEL\_3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                 |
|-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | VMON2_GRP_SEL | R/W  | Ob    | Rail group selection for VMON2 monitoring: (Default from NVM memory) 0b = No group assigned 1b = MCU rail group 10b = SOC rail group 11b = OTHER rail group |
| 5:4 | VMON1_GRP_SEL | R/W  | Ob    | Rail group selection for VMON1 monitoring: (Default from NVM memory) 0b = No group assigned 1b = MCU rail group 10b = SOC rail group 11b = OTHER rail group |
| 3:2 | VCCA_GRP_SEL  | R/W  | Ob    | Rail group selection for VCCA monitoring: (Default from NVM memory) 0b = No group assigned 1b = MCU rail group 10b = SOC rail group 11b = OTHER rail group  |
| 1:0 | RESERVED      | R/W  | 0b    |                                                                                                                                                             |



## 8.16.1.47 FSM\_TRIG\_SEL\_1 Register (Offset = 0x44) [Reset = 0x00]

FSM\_TRIG\_SEL\_1 is shown in Figure 8-103 and described in Table 8-67.

Return to the Table 8-19.

### Figure 8-103. FSM\_TRIG\_SEL\_1 Register



### Table 8-67. FSM\_TRIG\_SEL\_1 Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                 |
|-----|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | SEVERE_ERR_TRIG | R/W  | Ob    | Trigger selection for Severe Error: (Default from NVM memory) 0b = Immediate shutdown 1b = Orderly shutdown 10b = MCU power error 11b = SOC power error     |
| 5:4 | OTHER_RAIL_TRIG | R/W  | Ob    | Trigger selection for OTHER rail group: (Default from NVM memory) 0b = Immediate shutdown 1b = Orderly shutdown 10b = MCU power error 11b = SOC power error |
| 3:2 | SOC_RAIL_TRIG   | R/W  | Ob    | Trigger selection for SOC rail group: (Default from NVM memory) 0b = Immediate shutdown 1b = Orderly shutdown 10b = MCU power error 11b = SOC power error   |
| 1:0 | MCU_RAIL_TRIG   | R/W  | Ob    | Trigger selection for MCU rail group: (Default from NVM memory) 0b = Immediate shutdown 1b = Orderly shutdown 10b = MCU power error 11b = SOC power error   |

# 8.16.1.48 FSM\_TRIG\_SEL\_2 Register (Offset = 0x45) [Reset = 0x00]

FSM\_TRIG\_SEL\_2 is shown in Figure 8-104 and described in Table 8-68.

Return to the Table 8-19.

### Figure 8-104. FSM\_TRIG\_SEL\_2 Register



### Table 8-68. FSM\_TRIG\_SEL\_2 Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                               |
|-----|-------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | RESERVED          | R/W  | 0b    |                                                                                                                                                           |
| 1:0 | MODERATE_ERR_TRIG | R/W  | 0b    | Trigger selection for Moderate Error: (Default from NVM memory) 0b = Immediate shutdown 1b = Orderly shutdown 10b = MCU power error 11b = SOC power error |



## 8.16.1.49 FSM\_TRIG\_MASK\_1 Register (Offset = 0x46) [Reset = 0x00]

FSM\_TRIG\_MASK\_1 is shown in Figure 8-105 and described in Table 8-69.

Return to the Table 8-19.

### Figure 8-105. FSM\_TRIG\_MASK\_1 Register

| 7                      | 6                  | 5                      | 4                  | 3                      | 2                  | 1                      | 0                  |
|------------------------|--------------------|------------------------|--------------------|------------------------|--------------------|------------------------|--------------------|
| GPIO4_FSM_M<br>ASK_POL | GPIO4_FSM_M<br>ASK | GPIO3_FSM_M<br>ASK_POL | GPIO3_FSM_M<br>ASK | GPIO2_FSM_M<br>ASK_POL | GPIO2_FSM_M<br>ASK | GPIO1_FSM_M<br>ASK_POL | GPIO1_FSM_M<br>ASK |
| R/W-0b                 | R/W-0b             | R/W-0b                 | R/W-0b             | R/W-0b                 | R/W-0b             | R/W-0b                 | R/W-0b             |

### Table 8-69. FSM\_TRIG\_MASK\_1 Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                          |
|-----|--------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIO4_FSM_MASK_POL | R/W  | Ob    | FSM trigger masking polarity select for GPIOx: (Default from NVM memory) 0b = Masking sets signal value to '0' 1b = Masking sets signal value to '1' |
| 6   | GPIO4_FSM_MASK     | R/W  | Ob    | FSM trigger mask for GPIOx: (Default from NVM memory) 0b = Not masked 1b = Masked                                                                    |
| 5   | GPIO3_FSM_MASK_POL | R/W  | Ob    | FSM trigger masking polarity select for GPIOx: (Default from NVM memory) 0b = Masking sets signal value to '0' 1b = Masking sets signal value to '1' |
| 4   | GPIO3_FSM_MASK     | R/W  | Ob    | FSM trigger mask for GPIOx: (Default from NVM memory) 0b = Not masked 1b = Masked                                                                    |
| 3   | GPIO2_FSM_MASK_POL | R/W  | Ob    | FSM trigger masking polarity select for GPIOx: (Default from NVM memory) 0b = Masking sets signal value to '0' 1b = Masking sets signal value to '1' |
| 2   | GPIO2_FSM_MASK     | R/W  | Ob    | FSM trigger mask for GPIOx: (Default from NVM memory) 0b = Not masked 1b = Masked                                                                    |
| 1   | GPIO1_FSM_MASK_POL | R/W  | Ob    | FSM trigger masking polarity select for GPIOx: (Default from NVM memory) 0b = Masking sets signal value to '0' 1b = Masking sets signal value to '1' |
| 0   | GPIO1_FSM_MASK     | R/W  | Ob    | FSM trigger mask for GPIOx:<br>(Default from NVM memory)<br>0b = Not masked<br>1b = Masked                                                           |



8.16.1.50 FSM\_TRIG\_MASK\_2 Register (Offset = 0x47) [Reset = 0x00]

FSM\_TRIG\_MASK\_2 is shown in Figure 8-106 and described in Table 8-70.

Return to the Table 8-19.

### Figure 8-106. FSM\_TRIG\_MASK\_2 Register

| 7                      | 6                  | 5                      | 4                  | 3                      | 2                  | 1                      | 0                  |
|------------------------|--------------------|------------------------|--------------------|------------------------|--------------------|------------------------|--------------------|
| GPIO8_FSM_M<br>ASK_POL | GPIO8_FSM_M<br>ASK | GPIO7_FSM_M<br>ASK_POL | GPIO7_FSM_M<br>ASK | GPIO6_FSM_M<br>ASK_POL | GPIO6_FSM_M<br>ASK | GPIO5_FSM_M<br>ASK_POL | GPIO5_FSM_M<br>ASK |
| R/W-0b                 | R/W-0b             | R/W-0b                 | R/W-0b             | R/W-0b                 | R/W-0b             | R/W-0b                 | R/W-0b             |

### Table 8-70. FSM\_TRIG\_MASK\_2 Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                          |  |
|-----|--------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | GPIO8_FSM_MASK_POL | R/W  | Ob    | FSM trigger masking polarity select for GPIOx: (Default from NVM memory) 0b = Masking sets signal value to '0' 1b = Masking sets signal value to '1' |  |
| 6   | GPIO8_FSM_MASK     | R/W  | Ob    | FSM trigger mask for GPIOx: (Default from NVM memory) 0b = Not masked 1b = Masked                                                                    |  |
| 5   | GPIO7_FSM_MASK_POL | R/W  | Ob    | FSM trigger masking polarity select for GPIOx: (Default from NVM memory) 0b = Masking sets signal value to '0' 1b = Masking sets signal value to '1' |  |
| 4   | GPIO7_FSM_MASK     | R/W  | Ob    | FSM trigger mask for GPIOx: (Default from NVM memory) 0b = Not masked 1b = Masked                                                                    |  |
| 3   | GPIO6_FSM_MASK_POL | R/W  | Ob    | FSM trigger masking polarity select for GPIOx: (Default from NVM memory) 0b = Masking sets signal value to '0' 1b = Masking sets signal value to '1' |  |
| 2   | GPIO6_FSM_MASK     | R/W  | Ob    | FSM trigger mask for GPIOx: (Default from NVM memory) 0b = Not masked 1b = Masked                                                                    |  |
| 1   | GPIO5_FSM_MASK_POL | R/W  | Ob    | FSM trigger masking polarity select for GPIOx: (Default from NVM memory) 0b = Masking sets signal value to '0' 1b = Masking sets signal value to '1' |  |
| 0   | GPIO5_FSM_MASK     | R/W  | Ob    | FSM trigger mask for GPIOx: (Default from NVM memory) 0b = Not masked 1b = Masked                                                                    |  |



## 8.16.1.51 FSM\_TRIG\_MASK\_3 Register (Offset = 0x48) [Reset = 0x00]

FSM\_TRIG\_MASK\_3 is shown in Figure 8-107 and described in Table 8-71.

Return to the Table 8-19.

# Figure 8-107. FSM\_TRIG\_MASK\_3 Register



#### Table 8-71. FSM\_TRIG\_MASK\_3 Register Field Descriptions

| Bit | Field               | Туре | Reset | Description                                                                                                                                          |
|-----|---------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED            | R/W  | 0b    |                                                                                                                                                      |
| 3   | GPIO10_FSM_MASK_POL | R/W  | 0b    | FSM trigger masking polarity select for GPIOx: (Default from NVM memory) 0b = Masking sets signal value to '0' 1b = Masking sets signal value to '1' |
| 2   | GPIO10_FSM_MASK     | R/W  | 0b    | FSM trigger mask for GPIOx: (Default from NVM memory) 0b = Not masked 1b = Masked                                                                    |
| 1   | GPIO9_FSM_MASK_POL  | R/W  | 0b    | FSM trigger masking polarity select for GPIOx: (Default from NVM memory) 0b = Masking sets signal value to '0' 1b = Masking sets signal value to '1' |
| 0   | GPIO9_FSM_MASK      | R/W  | 0b    | FSM trigger mask for GPIOx: (Default from NVM memory) 0b = Not masked 1b = Masked                                                                    |

8.16.1.52 MASK\_BUCK1\_2 Register (Offset = 0x49) [Reset = 0x00]

MASK\_BUCK1\_2 is shown in Figure 8-108 and described in Table 8-72.

Return to the Table 8-19.

### Figure 8-108. MASK\_BUCK1\_2 Register

| 7                   | 6        | 5                 | 4                 | 3                   | 2        | 1                 | 0                 |
|---------------------|----------|-------------------|-------------------|---------------------|----------|-------------------|-------------------|
| BUCK2_ILIM_M<br>ASK | RESERVED | BUCK2_UV_M<br>ASK | BUCK2_OV_M<br>ASK | BUCK1_ILIM_M<br>ASK | RESERVED | BUCK1_UV_M<br>ASK | BUCK1_OV_M<br>ASK |
| R/W-0b              | R/W-0b   | R/W-0b            | R/W-0b            | R/W-0b              | R/W-0b   | R/W-0b            | R/W-0b            |

#### Table 8-72. MASK\_BUCK1\_2 Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                        |
|-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BUCK2_ILIM_MASK | R/W  | Ob    | Masking for BUCK2 current monitoring interrupt BUCK2_ILIM_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.    |
| 6   | RESERVED        | R/W  | 0b    |                                                                                                                                                    |
| 5   | BUCK2_UV_MASK   | R/W  | 0b    | Masking of BUCK2 under-voltage detection interrupt BUCK2_UV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |
| 4   | BUCK2_OV_MASK   | R/W  | 0b    | Masking of BUCK2 over-voltage detection interrupt BUCK2_OV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.   |
| 3   | BUCK1_ILIM_MASK | R/W  | 0b    | Masking for BUCK1 current monitoring interrupt BUCK1_ILIM_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.    |
| 2   | RESERVED        | R/W  | 0b    |                                                                                                                                                    |
| 1   | BUCK1_UV_MASK   | R/W  | 0b    | Masking of BUCK1 under-voltage detection interrupt BUCK1_UV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |
| 0   | BUCK1_OV_MASK   | R/W  | 0b    | Masking of BUCK1 over-voltage detection interrupt BUCK1_OV_INT: (Default from NVM memory)  0b = Interrupt generated  1b = Interrupt not generated. |



# 8.16.1.53 MASK\_BUCK3\_4 Register (Offset = 0x4A) [Reset = 0x00]

MASK\_BUCK3\_4 is shown in Figure 8-109 and described in Table 8-73.

Return to the Table 8-19.

### Figure 8-109. MASK\_BUCK3\_4 Register

| 7                   | 6        | 5                 | 4                 | 3                   | 2        | 1                 | 0                 |
|---------------------|----------|-------------------|-------------------|---------------------|----------|-------------------|-------------------|
| BUCK4_ILIM_M<br>ASK | RESERVED | BUCK4_UV_M<br>ASK | BUCK4_OV_M<br>ASK | BUCK3_ILIM_M<br>ASK | RESERVED | BUCK3_UV_M<br>ASK | BUCK3_OV_M<br>ASK |
| R/W-0b              | R/W-0b   | R/W-0b            | R/W-0b            | R/W-0b              | R/W-0b   | R/W-0b            | R/W-0b            |

### Table 8-73. MASK\_BUCK3\_4 Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                       |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BUCK4_ILIM_MASK | R/W  | 0b    | Masking for BUCK4 current monitoring interrupt BUCK4_ILIM_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.   |
| 6   | RESERVED        | R/W  | 0b    |                                                                                                                                                   |
| 5   | BUCK4_UV_MASK   | R/W  | Ob    | Masking of BUCK4 under-voltage detection interrupt BUCK4_UV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 4   | BUCK4_OV_MASK   | R/W  | Ob    | Masking of BUCK4 over-voltage detection interrupt BUCK4_OV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |
| 3   | BUCK3_ILIM_MASK | R/W  | Ob    | Masking for BUCK3 current monitoring interrupt BUCK3_ILIM_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.   |
| 2   | RESERVED        | R/W  | 0b    |                                                                                                                                                   |
| 1   | BUCK3_UV_MASK   | R/W  | 0b    | Masking of BUCK3 under-voltage detection interrupt BUCK3_UV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 0   | BUCK3_OV_MASK   | R/W  | 0b    | Masking of BUCK3 over-voltage detection interrupt BUCK3_OV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |

# 8.16.1.54 MASK\_VMON Register (Offset = 0x4E) [Reset = 0x00]

MASK\_VMON is shown in Figure 8-110 and described in Table 8-74.

Return to the Table 8-19.

### Figure 8-110. MASK\_VMON Register

| 7        | 6                 | 5                 | 4        | 3                 | 2                 | 1                | 0                |
|----------|-------------------|-------------------|----------|-------------------|-------------------|------------------|------------------|
| RESERVED | VMON2_UV_M<br>ASK | VMON2_OV_M<br>ASK | RESERVED | VMON1_UV_M<br>ASK | VMON1_OV_M<br>ASK | VCCA_UV_MA<br>SK | VCCA_OV_MA<br>SK |
| R/W-0b   | R/W-0b            | R/W-0b            | R/W-0b   | R/W-0b            | R/W-0b            | R/W-0b           | R/W-0b           |

# Table 8-74. MASK\_VMON Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                        |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED      | R/W  | 0b    |                                                                                                                                                    |
| 6   | VMON2_UV_MASK | R/W  | 0b    | Masking of VMON2 under-voltage detection interrupt VMON2_UV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |
| 5   | VMON2_OV_MASK | R/W  | 0b    | Masking of VMON2 over-voltage detection interrupt VMON2_OV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.   |
| 4   | RESERVED      | R/W  | 0b    |                                                                                                                                                    |
| 3   | VMON1_UV_MASK | R/W  | 0b    | Masking of VMON1 under-voltage detection interrupt VMON1_UV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |
| 2   | VMON1_OV_MASK | R/W  | 0b    | Masking of VMON1 over-voltage detection interrupt VMON1_OV_INT: (Default from NVM memory)  0b = Interrupt generated  1b = Interrupt not generated. |
| 1   | VCCA_UV_MASK  | R/W  | 0b    | Masking of VCCA under-voltage detection interrupt VCCA_UV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.    |
| 0   | VCCA_OV_MASK  | R/W  | Ob    | Masking of VCCA over-voltage detection interrupt VCCA_OV_INT: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.     |



## 8.16.1.55 MASK\_GPIO1\_8\_FALL Register (Offset = 0x4F) [Reset = 0x00]

MASK\_GPIO1\_8\_FALL is shown in Figure 8-111 and described in Table 8-75.

Return to the Table 8-19.

### Figure 8-111. MASK\_GPIO1\_8\_FALL Register

| 7                   | 6                   | 5                   | 4                   | 3                   | 2                   | 1                   | 0                   |
|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| GPIO8_FALL_<br>MASK | GPIO7_FALL_<br>MASK | GPIO6_FALL_<br>MASK | GPIO5_FALL_<br>MASK | GPIO4_FALL_<br>MASK | GPIO3_FALL_<br>MASK | GPIO2_FALL_<br>MASK | GPIO1_FALL_<br>MASK |
| R/W-0b              |

### Table 8-75. MASK\_GPIO1\_8\_FALL Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                               |
|-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIO8_FALL_MASK | R/W  | 0b    | Masking of interrupt for GPIO8 low state transition: This bit does not affect GPIO8_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 6   | GPIO7_FALL_MASK | R/W  | 0b    | Masking of interrupt for GPIO7 low state transition: This bit does not affect GPIO7_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 5   | GPIO6_FALL_MASK | R/W  | 0b    | Masking of interrupt for GPIO6 low state transition: This bit does not affect GPIO6_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 4   | GPI05_FALL_MASK | R/W  | 0b    | Masking of interrupt for GPIO5 low state transition: This bit does not affect GPIO5_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 3   | GPIO4_FALL_MASK | R/W  | 0b    | Masking of interrupt for GPIO4 low state transition: This bit does not affect GPIO4_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 2   | GPIO3_FALL_MASK | R/W  | 0b    | Masking of interrupt for GPIO3 low state transition: This bit does not affect GPIO3_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 1   | GPIO2_FALL_MASK | R/W  | 0b    | Masking of interrupt for GPIO2 low state transition: This bit does not affect GPIO2_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 0   | GPIO1_FALL_MASK | R/W  | 0b    | Masking of interrupt for GPIO1 low state transition: This bit does not affect GPIO1_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |

# $8.16.1.56 \text{ MASK\_GPIO1\_8\_RISE Register}$ (Offset = 0x50) [Reset = 0x00]

MASK\_GPIO1\_8\_RISE is shown in Figure 8-112 and described in Table 8-76.

Return to the Table 8-19.

### Figure 8-112. MASK\_GPIO1\_8\_RISE Register

| 7                   | 6                   | 5                   | 4                   | 3                   | 2                   | 1                   | 0                   |
|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| GPIO8_RISE_<br>MASK | GPIO7_RISE_<br>MASK | GPIO6_RISE_<br>MASK | GPIO5_RISE_<br>MASK | GPIO4_RISE_<br>MASK | GPIO3_RISE_<br>MASK | GPIO2_RISE_<br>MASK | GPIO1_RISE_<br>MASK |
| R/W-0b              |

#### Table 8-76. MASK\_GPIO1\_8\_RISE Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                |
|-----|-----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIO8_RISE_MASK | R/W  | Ob    | Masking of interrupt for GPIO8 high state transition: This bit does not affect GPIO8_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 6   | GPIO7_RISE_MASK | R/W  | Ob    | Masking of interrupt for GPIO7 high state transition: This bit does not affect GPIO7_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 5   | GPIO6_RISE_MASK | R/W  | 0b    | Masking of interrupt for GPIO6 high state transition: This bit does not affect GPIO6_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 4   | GPIO5_RISE_MASK | R/W  | 0b    | Masking of interrupt for GPIO5 high state transition: This bit does not affect GPIO5_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 3   | GPIO4_RISE_MASK | R/W  | 0b    | Masking of interrupt for GPIO4 high state transition: This bit does not affect GPIO4_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 2   | GPIO3_RISE_MASK | R/W  | 0b    | Masking of interrupt for GPIO3 high state transition: This bit does not affect GPIO3_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 1   | GPIO2_RISE_MASK | R/W  | 0b    | Masking of interrupt for GPIO2 high state transition: This bit does not affect GPIO2_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 0   | GPIO1_RISE_MASK | R/W  | 0b    | Masking of interrupt for GPIO1 high state transition: This bit does not affect GPIO1_IN status bit in GPIO_IN_1 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



# 8.16.1.57 MASK\_GPIO9\_10 Register (Offset = 0x51) [Reset = 0x00]

MASK\_GPIO9\_10 is shown in Figure 8-113 and described in Table 8-77.

Return to the Table 8-19.

### Figure 8-113. MASK\_GPIO9\_10 Register

| 7 | 6        | 5 | 4                    | 3                   | 2        | 1                    | 0                   |
|---|----------|---|----------------------|---------------------|----------|----------------------|---------------------|
|   | RESERVED |   | GPIO10_RISE_<br>MASK | GPIO9_RISE_<br>MASK | RESERVED | GPIO10_FALL_<br>MASK | GPIO9_FALL_<br>MASK |
|   | R/W-0b   |   | R/W-0b               | R/W-0b              | R/W-0b   | R/W-0b               | R/W-0b              |

# Table 8-77. MASK\_GPIO9\_10 Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                  |
|-----|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | RESERVED         | R/W  | 0b    |                                                                                                                                                                                                              |
| 4   | GPIO10_RISE_MASK | R/W  | 0b    | Masking of interrupt for GPIO10 high state transition: This bit does not affect GPIO10_IN status bit in GPIO_IN_2 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 3   | GPIO9_RISE_MASK  | R/W  | 0b    | Masking of interrupt for GPIO9 high state transition: This bit does not affect GPIO9_IN status bit in GPIO_IN_2 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.   |
| 2   | RESERVED         | R/W  | 0b    |                                                                                                                                                                                                              |
| 1   | GPIO10_FALL_MASK | R/W  | 0b    | Masking of interrupt for GPIO10 low state transition: This bit does not affect GPIO10_IN status bit in GPIO_IN_2 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |
| 0   | GPIO9_FALL_MASK  | R/W  | Ob    | Masking of interrupt for GPIO9 low state transition: This bit does not affect GPIO9_IN status bit in GPIO_IN_2 register. (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.    |

## 8.16.1.58 MASK\_STARTUP Register (Offset = 0x52) [Reset = 0x00]

MASK\_STARTUP is shown in Figure 8-114 and described in Table 8-78.

Return to the Table 8-19.

### Figure 8-114. MASK\_STARTUP Register



#### Table 8-78. MASK\_STARTUP Register Field Descriptions

| Bit | Field            | Type | Reset | Description                                                                                                            |
|-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED         | R/W  | 0b    |                                                                                                                        |
| 5   | SOFT_REBOOT_MASK | R/W  | Ob    | Masking of SOFT_REBOOT_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 4   | FSD_MASK         | R/W  | Ob    | Masking of FSD_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.         |
| 3:2 | RESERVED         | R/W  | 0b    |                                                                                                                        |
| 1   | ENABLE_MASK      | R/W  | Ob    | Masking of ENABLE_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.      |
| 0   | RESERVED         | R/W  | 0b    |                                                                                                                        |



## 8.16.1.59 MASK\_MISC Register (Offset = 0x53) [Reset = 0x00]

MASK\_MISC is shown in Figure 8-115 and described in Table 8-79.

Return to the Table 8-19.

### Figure 8-115. MASK\_MISC Register



#### Table 8-79. MASK\_MISC Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                          |
|-----|----------------|------|-------|----------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED       | R/W  | 0b    |                                                                                                                      |
| 3   | TWARN_MASK     | R/W  | Ob    | Masking of TWARN_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.     |
| 2   | RESERVED       | R/W  | 0b    |                                                                                                                      |
| 1   | EXT_CLK_MASK   | R/W  | Ob    | Masking of EXT_CLK_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.   |
| 0   | BIST_PASS_MASK | R/W  | Ob    | Masking of BIST_PASS_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |

8.16.1.60 MASK\_MODERATE\_ERR Register (Offset = 0x54) [Reset = 0x00]

MASK\_MODERATE\_ERR is shown in Figure 8-116 and described in Table 8-80.

Return to the Table 8-19.

# Figure 8-116. MASK\_MODERATE\_ERR Register

| 7                             | 6                      | 5        | 4                 | 3        | 2                    | 1                  | 0        |
|-------------------------------|------------------------|----------|-------------------|----------|----------------------|--------------------|----------|
| NRSTOUT_RE<br>ADBACK_MAS<br>K | NINT_READBA<br>CK_MASK | RESERVED | SPMI_ERR_MA<br>SK | RESERVED | REG_CRC_ER<br>R_MASK | BIST_FAIL_MA<br>SK | RESERVED |
| R/W-0b                        | R/W-0b                 | R/W-0b   | R/W-0b            | R/W-0b   | R/W-0b               | R/W-0b             | R/W-0b   |

#### Table 8-80. MASK\_MODERATE\_ERR Register Field Descriptions

| Table 6-00. MACK_MODERATE_ERIC Register Fleid Descriptions |                           |      |       |                                                                                                                             |  |  |  |
|------------------------------------------------------------|---------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                        | Field                     | Туре | Reset | Description                                                                                                                 |  |  |  |
| 7                                                          | NRSTOUT_READBACK_<br>MASK | R/W  | Ob    | Masking of NRSTOUT_READBACK_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |  |  |  |
| 6                                                          | NINT_READBACK_MASK        | R/W  | Ob    | Masking of NINT_READBACK_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.    |  |  |  |
| 5                                                          | RESERVED                  | R/W  | 0b    |                                                                                                                             |  |  |  |
| 4                                                          | SPMI_ERR_MASK             | R/W  | Ob    | Masking of SPMI_ERR_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.         |  |  |  |
| 3                                                          | RESERVED                  | R/W  | 0b    |                                                                                                                             |  |  |  |
| 2                                                          | REG_CRC_ERR_MASK          | R/W  | Ob    | Masking of REG_CRC_ERR_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.      |  |  |  |
| 1                                                          | BIST_FAIL_MASK            | R/W  | Ob    | Masking of BIST_FAIL_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.        |  |  |  |
| 0                                                          | RESERVED                  | R/W  | 0b    |                                                                                                                             |  |  |  |



## 8.16.1.61 MASK\_FSM\_ERR Register (Offset = 0x56) [Reset = 0x00]

MASK\_FSM\_ERR is shown in Figure 8-117 and described in Table 8-81.

Return to the Table 8-19.

# Figure 8-117. MASK\_FSM\_ERR Register



#### Table 8-81. MASK\_FSM\_ERR Register Field Descriptions

| Bit | Field                 | Туре | Reset | Description                                                                                                             |
|-----|-----------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED              | R/W  | 0b    |                                                                                                                         |
| 3   | SOC_PWR_ERR_MASK      | R/W  | 0b    | Masking of SOC_PWR_ERR_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |
| 2   | MCU_PWR_ERR_MASK      | R/W  | 0b    | Masking of MCU_PWR_ERR_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |
| 1   | ORD_SHUTDOWN_MAS<br>K | R/W  | 0b    | Masking of ORD_SHUTDOWN_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 0   | IMM_SHUTDOWN_MASK     | R/W  | 0b    | Masking of IMM_SHUTDOWN_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |

# 8.16.1.62 MASK\_COMM\_ERR Register (Offset = 0x57) [Reset = 0x00]

MASK\_COMM\_ERR is shown in Figure 8-118 and described in Table 8-82.

Return to the Table 8-19.

### Figure 8-118. MASK\_COMM\_ERR Register

| 7                     | 6        | 5                     | 4        | 3                     | 2        | 1                     | 0                     |
|-----------------------|----------|-----------------------|----------|-----------------------|----------|-----------------------|-----------------------|
| I2C2_ADR_ER<br>R_MASK | RESERVED | I2C2_CRC_ER<br>R_MASK | RESERVED | COMM_ADR_E<br>RR_MASK | RESERVED | COMM_CRC_E<br>RR_MASK | COMM_FRM_E<br>RR_MASK |
| R/W-0b                | R/W-0b   | R/W-0b                | R/W-0b   | R/W-0b                | R/W-0b   | R/W-0b                | R/W-0b                |

#### Table 8-82. MASK\_COMM\_ERR Register Field Descriptions

| Bit | Field                 | Туре | Reset | Description                                                                                                             |
|-----|-----------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------|
| 7   | I2C2_ADR_ERR_MASK     | R/W  | 0b    | Masking of I2C2_ADR_ERR_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 6   | RESERVED              | R/W  | 0b    |                                                                                                                         |
| 5   | I2C2_CRC_ERR_MASK     | R/W  | 0b    | Masking of I2C2_CRC_ERR_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 4   | RESERVED              | R/W  | 0b    |                                                                                                                         |
| 3   | COMM_ADR_ERR_MASK     | R/W  | 0b    | Masking of COMM_ADR_ERR_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 2   | RESERVED              | R/W  | 0b    |                                                                                                                         |
| 1   | COMM_CRC_ERR_MAS<br>K | R/W  | 0b    | Masking of COMM_CRC_ERR_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 0   | COMM_FRM_ERR_MAS<br>K | R/W  | 0b    | Masking of COMM_FRM_ERR_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |



#### 8.16.1.63 MASK\_READBACK\_ERR Register (Offset = 0x58) [Reset = 0x00]

MASK\_READBACK\_ERR is shown in Figure 8-119 and described in Table 8-83.

Return to the Table 8-19.

### Figure 8-119. MASK\_READBACK\_ERR Register



#### Table 8-83. MASK\_READBACK\_ERR Register Field Descriptions

| Bit | Field                         | Туре | Reset | Description                                                                                                                     |
|-----|-------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED                      | R/W  | 0b    |                                                                                                                                 |
| 3   | NRSTOUT_SOC_READB<br>ACK_MASK | R/W  | 0b    | Masking of NRSTOUT_SOC_READBACK_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 2:1 | RESERVED                      | R/W  | 0b    |                                                                                                                                 |
| 0   | EN_DRV_READBACK_M<br>ASK      | R/W  | 0b    | Masking of EN_DRV_READBACK_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.      |

Product Folder Links: LP8764-Q1

Submit Document Feedback



## 8.16.1.64 MASK\_ESM Register (Offset = 0x59) [Reset = 0x00]

MASK\_ESM is shown in Figure 8-120 and described in Table 8-84.

Return to the Table 8-19.

### Figure 8-120. MASK\_ESM Register



### Table 8-84. MASK\_ESM Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                             |
|-----|-------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED          | R/W  | 0b    |                                                                                                                         |
| 5   | ESM_MCU_RST_MASK  | R/W  | 0b    | Masking of ESM_MCU_RST_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |
| 4   | ESM_MCU_FAIL_MASK | R/W  | 0b    | Masking of ESM_MCU_FAIL_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated. |
| 3   | ESM_MCU_PIN_MASK  | R/W  | 0b    | Masking of ESM_MCU_PIN_INT interrupt: (Default from NVM memory) 0b = Interrupt generated 1b = Interrupt not generated.  |
| 2:0 | RESERVED          | R/W  | 0b    |                                                                                                                         |



# 8.16.1.65 INT\_TOP Register (Offset = 0x5A) [Reset = 0x00]

INT\_TOP is shown in Figure 8-121 and described in Table 8-85.

Return to the Table 8-19.

### Figure 8-121. INT\_TOP Register

| 7           | 6                  | 5                    | 4        | 3           | 2        | 1        | 0        |
|-------------|--------------------|----------------------|----------|-------------|----------|----------|----------|
| FSM_ERR_INT | SEVERE_ERR<br>_INT | MODERATE_E<br>RR_INT | MISC_INT | STARTUP_INT | GPIO_INT | VMON_INT | BUCK_INT |
| R-0b        | R-0b               | R-0b                 | R-0b     | R-0b        | R-0b     | R-0b     | R-0b     |

# Table 8-85. INT\_TOP Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                              |
|-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FSM_ERR_INT      | R    | 0b    | Interrupt indicating that INT_FSM_ERR register has pending interrupt. The reason for the interrupt is indicated in INT_FSM_ERR register.  This bit is cleared automatically when INT_FSM_ERR register is cleared to 0x00.                |
| 6   | SEVERE_ERR_INT   | R    | 0b    | Interrupt indicating that INT_SEVERE_ERR register has pending interrupt. The reason for the interrupt is indicated in INT_SEVERE_ERR register. This bit is cleared automatically when INT_SEVERE_ERR register is cleared to 0x00.        |
| 5   | MODERATE_ERR_INT | R    | 0b    | Interrupt indicating that INT_MODERATE_ERR register has pending interrupt. The reason for the interrupt is indicated in INT_MODERATE_ERR register.  This bit is cleared automatically when INT_MODERATE_ERR register is cleared to 0x00. |
| 4   | MISC_INT         | R    | 0b    | Interrupt indicating that INT_MISC register has pending interrupt. The reason for the interrupt is indicated in INT_MISC register. This bit is cleared automatically when INT_MISC register is cleared to 0x00.                          |
| 3   | STARTUP_INT      | R    | 0b    | Interrupt indicating that INT_STARTUP register has pending interrupt. The reason for the interrupt is indicated in INT_STARTUP register.  This bit is cleared automatically when INT_STARTUP register is cleared to 0x00.                |
| 2   | GPIO_INT         | R    | 0b    | Interrupt indicating that INT_GPIO register has pending interrupt.  The reason for the interrupt is indicated in INT_GPIO register.  This bit is cleared automatically when INT_GPIO register is cleared to 0x00.                        |
| 1   | VMON_INT         | R    | 0b    | Interrupt indicating that INT_VMON register has pending interrupt. The reason for the interrupt is indicated in INT_VMON register. This bit is cleared automatically when INT_VMON register is cleared to 0x00.                          |
| 0   | BUCK_INT         | R    | 0b    | Interrupt indicating that INT_BUCK register has pending interrupt. The reason for the interrupt is indicated in INT_BUCK register. This bit is cleared automatically when INT_BUCK register is cleared to 0x00.                          |



## 8.16.1.66 INT\_BUCK Register (Offset = 0x5B) [Reset = 0x00]

INT\_BUCK is shown in Figure 8-122 and described in Table 8-86.

Return to the Table 8-19.

### Figure 8-122. INT\_BUCK Register



### Table 8-86. INT\_BUCK Register Field Descriptions

| _ |     |             |      |       | <u>.                                      </u>                                                                                                        |
|---|-----|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Bit | Field       | Туре | Reset | Description                                                                                                                                           |
|   | 7:2 | RESERVED    | R    | 0b    |                                                                                                                                                       |
|   | 1   | BUCK3_4_INT | R    | 0b    | Interrupt indicating that INT_BUCK3_4 register has pending interrupt. This bit is cleared automatically when INT_BUCK3_4 register is cleared to 0x00. |
|   | 0   | BUCK1_2_INT | R    | 0b    | Interrupt indicating that INT_BUCK1_2 register has pending interrupt. This bit is cleared automatically when INT_BUCK1_2 register is cleared to 0x00. |



## 8.16.1.67 INT\_BUCK1\_2 Register (Offset = 0x5C) [Reset = 0x00]

INT\_BUCK1\_2 is shown in Figure 8-123 and described in Table 8-87.

Return to the Table 8-19.

### Figure 8-123. INT\_BUCK1\_2 Register

|    | 7                 | 6                | 5                | 4                | 3                  | 2                | 1                | 0                |
|----|-------------------|------------------|------------------|------------------|--------------------|------------------|------------------|------------------|
| BL | JCK2_ILIM_I<br>NT | BUCK2_SC_IN<br>T | BUCK2_UV_IN<br>T | BUCK2_OV_IN<br>T | BUCK1_ILIM_I<br>NT | BUCK1_SC_IN<br>T | BUCK1_UV_IN<br>T | BUCK1_OV_IN<br>T |
|    | R/W1C-0b          | R/W1C-0b         | R/W1C-0b         | R/W1C-0b         | R/W1C-0b           | R/W1C-0b         | R/W1C-0b         | R/W1C-0b         |

### Table 8-87. INT\_BUCK1\_2 Register Field Descriptions

| Bit | Field          | Туре  | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|----------------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BUCK2_ILIM_INT | R/W1C | 0b    | Latched status bit indicating that BUCK2 output current limit has been triggered. Write 1 to clear.                                                                                                                                                                                                                                                                                         |
| 6   | BUCK2_SC_INT   | R/W1C | Ob    | Latched status bit indicating following errors on BUCK2 output voltage:  - BUCK2 output voltage has fallen below the short-circuit threshold level during operation, or  - BUCK2 output did not exceed this short-circuit threshold level after expected ramp-up time, or  - BUCK2 output exceeded this short-circuit threshold level before start-up of BUCK2 regulator  Write 1 to clear. |
| 5   | BUCK2_UV_INT   | R/W1C | 0b    | Latched status bit indicating that BUCK2 output under-voltage has been detected. Write 1 to clear.                                                                                                                                                                                                                                                                                          |
| 4   | BUCK2_OV_INT   | R/W1C | 0b    | Latched status bit indicating that BUCK2 output over-voltage has been detected. Write 1 to clear.                                                                                                                                                                                                                                                                                           |
| 3   | BUCK1_ILIM_INT | R/W1C | 0b    | Latched status bit indicating that BUCK1 output current limit has been triggered. Write 1 to clear.                                                                                                                                                                                                                                                                                         |
| 2   | BUCK1_SC_INT   | R/W1C | Ob    | Latched status bit indicating following errors on BUCK1 output voltage:  - BUCK1 output voltage has fallen below the short-circuit threshold level during operation, or  - BUCK1 output did not exceed this short-circuit threshold level after expected ramp-up time, or  - BUCK1 output exceeded this short-circuit threshold level before start-up of BUCK1 regulator Write 1 to clear.  |
| 1   | BUCK1_UV_INT   | R/W1C | 0b    | Latched status bit indicating that BUCK1 output under-voltage has been detected. Write 1 to clear.                                                                                                                                                                                                                                                                                          |
| 0   | BUCK1_OV_INT   | R/W1C | 0b    | Latched status bit indicating that BUCK1 output over-voltage has been detected. Write 1 to clear.                                                                                                                                                                                                                                                                                           |

Product Folder Links: LP8764-Q1

210

8.16.1.68 INT\_BUCK3\_4 Register (Offset = 0x5D) [Reset = 0x00]

INT\_BUCK3\_4 is shown in Figure 8-124 and described in Table 8-88.

Return to the Table 8-19.

### Figure 8-124. INT\_BUCK3\_4 Register

| 7                  | 6                | 5                | 4                | 3                  | 2                | 1                | 0                |
|--------------------|------------------|------------------|------------------|--------------------|------------------|------------------|------------------|
| BUCK4_ILIM_I<br>NT | BUCK4_SC_IN<br>T | BUCK4_UV_IN<br>T | BUCK4_OV_IN<br>T | BUCK3_ILIM_I<br>NT | BUCK3_SC_IN<br>T | BUCK3_UV_IN<br>T | BUCK3_OV_IN<br>T |
| R/W1C-0b           | R/W1C-0b         | R/W1C-0b         | R/W1C-0b         | R/W1C-0b           | R/W1C-0b         | R/W1C-0b         | R/W1C-0b         |

#### Table 8-88. INT\_BUCK3\_4 Register Field Descriptions

| Bit | Field          | Туре  | Reset | Description Descriptions                                                                                                                                                                                                                                                                                                                                                                   |
|-----|----------------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BUCK4_ILIM_INT | R/W1C | 0b    | Latched status bit indicating that BUCK4 output current limit has been triggered. Write 1 to clear.                                                                                                                                                                                                                                                                                        |
| 6   | BUCK4_SC_INT   | R/W1C | Ob    | Latched status bit indicating following errors on BUCK4 output voltage: - BUCK4 output voltage has fallen below the short-circuit threshold level during operation, or - BUCK4 output did not exceed this short-circuit threshold level after expected ramp-up time, or - BUCK4 output exceeded this short-circuit threshold level before start-up of BUCK4 regulator Write 1 to clear.    |
| 5   | BUCK4_UV_INT   | R/W1C | 0b    | Latched status bit indicating that BUCK4 output under-voltage has been detected. Write 1 to clear.                                                                                                                                                                                                                                                                                         |
| 4   | BUCK4_OV_INT   | R/W1C | 0b    | Latched status bit indicating that BUCK4 output over-voltage has been detected. Write 1 to clear.                                                                                                                                                                                                                                                                                          |
| 3   | BUCK3_ILIM_INT | R/W1C | 0b    | Latched status bit indicating that BUCK3 output current limit has been triggered. Write 1 to clear.                                                                                                                                                                                                                                                                                        |
| 2   | BUCK3_SC_INT   | R/W1C | Ob    | Latched status bit indicating following errors on BUCK3 output voltage:  - BUCK3 output voltage has fallen below the short-circuit threshold level during operation, or  - BUCK3 output did not exceed this short-circuit threshold level after expected ramp-up time, or  - BUCK3 output exceeded this short-circuit threshold level before start-up of BUCK3 regulator Write 1 to clear. |
| 1   | BUCK3_UV_INT   | R/W1C | 0b    | Latched status bit indicating that BUCK3 output under-voltage has been detected. Write 1 to clear.                                                                                                                                                                                                                                                                                         |
| 0   | BUCK3_OV_INT   | R/W1C | 0b    | Latched status bit indicating that BUCK3 output over-voltage has been detected. Write 1 to clear.                                                                                                                                                                                                                                                                                          |



## 8.16.1.69 INT\_VMON Register (Offset = 0x62) [Reset = 0x00]

INT\_VMON is shown in Figure 8-125 and described in Table 8-89.

Return to the Table 8-19.

### Figure 8-125. INT\_VMON Register



#### Table 8-89. INT\_VMON Register Field Descriptions

| Bit | Field        | Туре  | Reset | Description                                                                                                                                                                                                                                |
|-----|--------------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | VMON2_RV_INT | R/W1C | 0b    | Latched status bit indicating that the VMON2 voltage has been above residual voltage threshold level during voltage check. Write 1 to clear interrupt.                                                                                     |
| 6   | VMON2_UV_INT | R/W1C | 0b    | Latched status bit indicating that the VMON2 input voltage has decreased below the under-voltage monitoring level. The actual status of the VMON2 under-voltage monitoring is indicated by VMON2_UV_STAT bit.  Write 1 to clear interrupt. |
| 5   | VMON2_OV_INT | R/W1C | Ob    | Latched status bit indicating that the VMON2 input voltage has exceeded the over-voltage detection level. The actual status of the over-voltage is indicated by VMON2_OV_STAT bit.  Write 1 to clear interrupt.                            |
| 4   | VMON1_RV_INT | R/W1C | 0b    | Latched status bit indicating that the VMON1 voltage has been above residual voltage threshold level during voltage check. Write 1 to clear interrupt.                                                                                     |
| 3   | VMON1_UV_INT | R/W1C | 0b    | Latched status bit indicating that the VMON1 input voltage has decreased below the under-voltage monitoring level. The actual status of the VMON1 under-voltage monitoring is indicated by VMON1_UV_STAT bit.  Write 1 to clear interrupt. |
| 2   | VMON1_OV_INT | R/W1C | Ob    | Latched status bit indicating that the VMON1 input voltage has exceeded the over-voltage detection level. The actual status of the over-voltage is indicated by VMON1_OV_STAT bit.  Write 1 to clear interrupt.                            |
| 1   | VCCA_UV_INT  | R/W1C | 0b    | Latched status bit indicating that the VCCA input voltage has decreased below the under-voltage monitoring level. The actual status of the VCCA under-voltage monitoring is indicated by VCCA_UV_STAT bit.  Write 1 to clear interrupt.    |
| 0   | VCCA_OV_INT  | R/W1C | Ob    | Latched status bit indicating that the VCCA input voltage has exceeded the over-voltage detection level. The actual status of the over-voltage is indicated by VCCA_OV_STAT bit.  Write 1 to clear interrupt.                              |

8.16.1.70 INT\_GPIO Register (Offset = 0x63) [Reset = 0x00]

INT\_GPIO is shown in Figure 8-126 and described in Table 8-90.

Return to the Table 8-19.

### Figure 8-126. INT\_GPIO Register



#### Table 8-90. INT\_GPIO Register Field Descriptions

| Bit | Field       | Туре  | Reset | Description                                                                                                                                                                                                     |
|-----|-------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED    | R/W   | 0b    |                                                                                                                                                                                                                 |
| 3   | GPIO1_8_INT | R     | 0b    | Interrupt indicating that INT_GPIO1_8 has pending interrupt. The reason for the interrupt is indicated in INT_GPIO1_8 register. This bit is cleared automatically when INT_GPIO1_8 register is cleared to 0x00. |
| 2   | RESERVED    | R/W   | 0b    |                                                                                                                                                                                                                 |
| 1   | GPIO10_INT  | R/W1C | Ob    | Latched status bit indicating that GPIO10 has pending interrupt. GPIO10_IN bit in GPIO_IN_2 register shows the status of the GPIO10 signal.  Write 1 to clear interrupt.                                        |
| 0   | GPIO9_INT   | R/W1C | 0b    | Latched status bit indicating that GPIO9 has pending interrupt. GPIO9_IN bit in GPIO_IN_2 register shows the status of the GPIO9 signal.  Write 1 to clear interrupt.                                           |



# 8.16.1.71 INT\_GPIO1\_8 Register (Offset = 0x64) [Reset = 0x00]

INT\_GPIO1\_8 is shown in Figure 8-127 and described in Table 8-91.

Return to the Table 8-19.

# Figure 8-127. INT\_GPIO1\_8 Register

| 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| GPIO8_INT | GPIO7_INT | GPIO6_INT | GPIO5_INT | GPIO4_INT | GPIO3_INT | GPIO2_INT | GPIO1_INT |
| R/W1C-0b  |

### Table 8-91. INT\_GPIO1\_8 Register Field Descriptions

| Bit | Field     | Туре  | Reset | Description                                                                                                                                                            |
|-----|-----------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIO8_INT | R/W1C | 0b    | Latched status bit indicating that GPIO8 has pending interrupt.  GPIO8_IN bit in GPIO_IN_1 register shows the status of the GPIO8 signal.  Write 1 to clear interrupt. |
| 6   | GPIO7_INT | R/W1C | 0b    | Latched status bit indicating that GPIO7 has pending interrupt.  GPIO7_IN bit in GPIO_IN_1 register shows the status of the GPIO7 signal.  Write 1 to clear interrupt. |
| 5   | GPIO6_INT | R/W1C | 0b    | Latched status bit indicating that GPIO6 has pending interrupt.  GPIO6_IN bit in GPIO_IN_1 register shows the status of the GPIO6 signal.  Write 1 to clear interrupt. |
| 4   | GPIO5_INT | R/W1C | 0b    | Latched status bit indicating that GPIO5 has pending interrupt.  GPIO5_IN bit in GPIO_IN_1 register shows the status of the GPIO5 signal.  Write 1 to clear interrupt. |
| 3   | GPIO4_INT | R/W1C | 0b    | Latched status bit indicating that GPIO4 has pending interrupt.  GPIO4_IN bit in GPIO_IN_1 register shows the status of the GPIO4 signal.  Write 1 to clear interrupt. |
| 2   | GPIO3_INT | R/W1C | 0b    | Latched status bit indicating that GPIO3 has pending interrupt.  GPIO3_IN bit in GPIO_IN_1 register shows the status of the GPIO3 signal.  Write 1 to clear interrupt. |
| 1   | GPIO2_INT | R/W1C | 0b    | Latched status bit indicating that GPIO2 has pending interrupt.  GPIO2_IN bit in GPIO_IN_1 register shows the status of the GPIO2 signal.  Write 1 to clear interrupt. |
| 0   | GPIO1_INT | R/W1C | 0b    | Latched status bit indicating that GPIO1 has pending interrupt. GPIO1_IN bit in GPIO_IN_1 register shows the status of the GPIO1 signal. Write 1 to clear interrupt.   |

# 8.16.1.72 INT\_STARTUP Register (Offset = 0x65) [Reset = 0x00]

INT\_STARTUP is shown in Figure 8-128 and described in Table 8-92.

Return to the Table 8-19.

### Figure 8-128. INT\_STARTUP Register



### Table 8-92. INT\_STARTUP Register Field Descriptions

| Bit | Field           | Туре  | Reset | Description                                                                                                          |
|-----|-----------------|-------|-------|----------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED        | R/W   | 0b    |                                                                                                                      |
| 5   | SOFT_REBOOT_INT | R/W1C | 0b    | Latched status bit indicating that software reboot occurred.                                                         |
| 4   | FSD_INT         | R/W1C | Ob    | Latched status bit indicating that PMIC has started from NO_SUPPLY state (first supply detection). Write 1 to clear. |
| 3:2 | RESERVED        | R/W   | 0b    |                                                                                                                      |
| 1   | ENABLE_INT      | R/W1C | Ob    | Latched status bit indicating that ENABLE pin active event has been detected. Write 1 to clear.                      |
| 0   | RESERVED        | R/W   | 0b    |                                                                                                                      |



## 8.16.1.73 INT\_MISC Register (Offset = 0x66) [Reset = 0x00]

INT\_MISC is shown in Figure 8-129 and described in Table 8-93.

Return to the Table 8-19.

### Figure 8-129. INT\_MISC Register



### Table 8-93. INT\_MISC Register Field Descriptions

| Bit | Field         | Туре  | Reset | Description                                                                                                                                                                                                                        |
|-----|---------------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED      | R/W   | 0b    |                                                                                                                                                                                                                                    |
| 3   | TWARN_INT     | R/W1C | 0b    | Latched status bit indicating that the die junction temperature has exceeded the thermal warning level. The actual status of the thermal warning is indicated by TWARN_STAT bit in STAT_MISC register. Write 1 to clear interrupt. |
| 2   | RESERVED      | R/W   | 0b    |                                                                                                                                                                                                                                    |
| 1   | EXT_CLK_INT   | R/W1C | 0b    | Latched status bit indicating that external clock is not valid. Internal clock is automatically taken into use. Write 1 to clear.                                                                                                  |
| 0   | BIST_PASS_INT | R/W1C | 0b    | Latched status bit indicating that BIST has been completed. Write 1 to clear interrupt.                                                                                                                                            |

# 8.16.1.74 INT\_MODERATE\_ERR Register (Offset = 0x67) [Reset = 0x00]

INT\_MODERATE\_ERR is shown in Figure 8-130 and described in Table 8-94.

Return to the Table 8-19.

# Figure 8-130. INT\_MODERATE\_ERR Register

| 7                        | 6                     | 5        | 4                | 3                 | 2                   | 1             | 0           |
|--------------------------|-----------------------|----------|------------------|-------------------|---------------------|---------------|-------------|
| NRSTOUT_RE<br>ADBACK_INT | NINT_READBA<br>CK_INT | RESERVED | SPMI_ERR_IN<br>T | RECOV_CNT_I<br>NT | REG_CRC_ER<br>R_INT | BIST_FAIL_INT | TSD_ORD_INT |
| R/W1C-0b                 | R/W1C-0b              | R/W-0b   | R/W1C-0b         | R/W1C-0b          | R/W1C-0b            | R/W1C-0b      | R/W1C-0b    |

#### Table 8-94. INT\_MODERATE\_ERR Register Field Descriptions

| Bit | Field              | Туре  | Reset | Description                                                                                                                                                                                                                                                                                                                                              |
|-----|--------------------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | NRSTOUT_READBACK_I | R/W1C | 0b    | Latched status bit indicating that NRSTOUT read-back error has been detected. Write 1 to clear interrupt.                                                                                                                                                                                                                                                |
| 6   | NINT_READBACK_INT  | R/W1C | 0b    | Latched status bit indicating that NINT read-back error has been detected. Write 1 to clear interrupt.                                                                                                                                                                                                                                                   |
| 5   | RESERVED           | R/W   | 0b    |                                                                                                                                                                                                                                                                                                                                                          |
| 4   | SPMI_ERR_INT       | R/W1C | 0b    | Latched status bit indicating that the SPMI communication interface has detected an error. Write 1 to clear interrupt.                                                                                                                                                                                                                                   |
| 3   | RECOV_CNT_INT      | R/W1C | 0b    | Latched status bit indicating that RECOV_CNT has reached the limit (RECOV_CNT_THR). Write 1 to clear.                                                                                                                                                                                                                                                    |
| 2   | REG_CRC_ERR_INT    | R/W1C | 0b    | Latched status bit indicating that the register CRC checking has detected an error. Write 1 to clear interrupt.                                                                                                                                                                                                                                          |
| 1   | BIST_FAIL_INT      | R/W1C | 0b    | Latched status bit indicating that the LBIST or ABIST has detected an error. Write 1 to clear interrupt.                                                                                                                                                                                                                                                 |
| 0   | TSD_ORD_INT        | R/W1C | ОЬ    | Latched status bit indicating that the die junction temperature has exceeded the thermal level causing a sequenced shutdown. The regulators have been disabled. The regulators cannot be enabled if this bit is active. The actual status of the temperature is indicated by TSD_ORD_STAT bit in STAT_MODERATE_ERR register. Write 1 to clear interrupt. |



### 8.16.1.75 INT\_SEVERE\_ERR Register (Offset = 0x68) [Reset = 0x00]

INT\_SEVERE\_ERR is shown in Figure 8-131 and described in Table 8-95.

Return to the Table 8-19.

### Figure 8-131. INT\_SEVERE\_ERR Register



#### Table 8-95. INT\_SEVERE\_ERR Register Field Descriptions

| Bit | Field        | Туре  | Reset | Description                                                                                                                                                                                                                                                                                                                                             |
|-----|--------------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | RESERVED     | R/W   | 0b    |                                                                                                                                                                                                                                                                                                                                                         |
| 2   | PFSM_ERR_INT | R/W1C | 0b    | Latched status bit indicating that the PFSM sequencer has detected an error. Write 1 to clear interrupt.                                                                                                                                                                                                                                                |
| 1   | VCCA_OVP_INT | R/W1C | 0b    | Latched status bit indicating that the VCCA input voltage has exceeded the over-voltage threshold level causing an immediate shutdown. The regulators have been disabled.  Write 1 to clear interrupt.                                                                                                                                                  |
| 0   | TSD_IMM_INT  | R/W1C | 0b    | Latched status bit indicating that the die junction temperature has exceeded the thermal level causing an immediate shutdown. The regulators have been disabled. The regulators cannot be enabled if this bit is active. The actual status of the temperature is indicated by TSD_IMM_STAT bit in STAT_SEVERE_ERR register. Write 1 to clear interrupt. |

# 8.16.1.76 INT\_FSM\_ERR Register (Offset = 0x69) [Reset = 0x00]

INT\_FSM\_ERR is shown in Figure 8-132 and described in Table 8-96.

Return to the Table 8-19.

### Figure 8-132. INT\_FSM\_ERR Register

| 7      | 6       | 5                    | 4                | 3                   | 2                   | 1                    | 0                    |
|--------|---------|----------------------|------------------|---------------------|---------------------|----------------------|----------------------|
| WD_INT | ESM_INT | READBACK_E<br>RR_INT | COMM_ERR_I<br>NT | SOC_PWR_ER<br>R_INT | MCU_PWR_ER<br>R_INT | ORD_SHUTDO<br>WN_INT | IMM_SHUTDO<br>WN_INT |
| R-0b   | R-0b    | R-0b                 | R-0b             | R/W1C-0b            | R/W1C-0b            | R/W1C-0b             | R/W1C-0b             |

#### Table 8-96. INT\_FSM\_ERR Register Field Descriptions

| Bit | Field            | Туре  | Reset | Description                                                                                                                                                                                                        |  |  |  |
|-----|------------------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7   | WD_INT           | R     | 0b    | Interrupt indicating that WD_ERR_STATUS register has pending interrupt. This bit is cleared automatically when WD_RST_INT, WD_FAIL_INT and WD_LONGWIN_TIMEOUT_INT are cleared.                                     |  |  |  |
| 6   | ESM_INT          | R     | 0b    | Interrupt indicating that INT_ESM has pending interrupt. This bit is cleared automatically when INT_ESM register is clear 0x00.                                                                                    |  |  |  |
| 5   | READBACK_ERR_INT | R     | 0b    | Interrupt indicating that INT_READBACK_ERR has pending interrupt. This bit is cleared automatically when INT_READBACK_ERR register is cleared to 0x00.                                                             |  |  |  |
| 4   | COMM_ERR_INT     | R     | 0b    | Interrupt indicating that INT_COMM_ERR has pending interrupt. The reason for the interrupt is indicated in INT_COMM_ERR register. This bit is cleared automatically when INT_COMM_ERR register is cleared to 0x00. |  |  |  |
| 3   | SOC_PWR_ERR_INT  | R/W1C | 0b    | Latched status bit indicating that SOC power error has been detected. Write 1 to clear.                                                                                                                            |  |  |  |
| 2   | MCU_PWR_ERR_INT  | R/W1C | 0b    | Latched status bit indicating that MCU power error has been detected. Write 1 to clear.                                                                                                                            |  |  |  |
| 1   | ORD_SHUTDOWN_INT | R/W1C | 0b    | Latched status bit indicating that orderly shutdown has been detected. Write 1 to clear.                                                                                                                           |  |  |  |
| 0   | IMM_SHUTDOWN_INT | R/W1C | Ob    | Latched status bit indicating that immediate shutdown has been detected. Write 1 to clear.                                                                                                                         |  |  |  |

### 8.16.1.77 INT\_COMM\_ERR Register (Offset = 0x6A) [Reset = 0x00]

INT\_COMM\_ERR is shown in Figure 8-133 and described in Table 8-97.

Return to the Table 8-19.

# Figure 8-133. INT\_COMM\_ERR Register

| 7                  | 6           | 5                    | 4        | 3                    | 2        | 1                    | 0                    |
|--------------------|-------------|----------------------|----------|----------------------|----------|----------------------|----------------------|
| I2C2_ADR_<br>R_INT | ER RESERVED | I2C2_CRC_ER<br>R_INT | RESERVED | COMM_ADR_E<br>RR_INT | RESERVED | COMM_CRC_E<br>RR_INT | COMM_FRM_E<br>RR_INT |
| R/W1C-0            | b R/W-0b    | R/W1C-0b             | R/W-0b   | R/W1C-0b             | R/W-0b   | R/W1C-0b             | R/W1C-0b             |

# Table 8-97. INT\_COMM\_ERR Register Field Descriptions

| Bit | Field            | Туре  | Reset | Description                                                                                                                                                                                                                                                                                                                                             |
|-----|------------------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | I2C2_ADR_ERR_INT | R/W1C | Ob    | Latched status bit indicating that I2C2 write to non-existing, protected or read-only register address has been detected.  - Valid for I2C2  - CRC on I2C2 must be enabled (I2C2_CRC_EN=1 - NVM default bit) and I2C2_CRC_ERR_MASK=0 are required to generate nINT interrupt Write 1 to clear interrupt.                                                |
| 6   | RESERVED         | R/W   | 0b    |                                                                                                                                                                                                                                                                                                                                                         |
| 5   | I2C2_CRC_ERR_INT | R/W1C | Оь    | Latched status bit indicating that I2C2 CRC error has been detected Valid for I2C2 - CRC on I2C2 must be enabled (I2C2_CRC_EN=1 - NVM default bit) and I2C2_CRC_ERR_MASK=0 are required to generate nINT interrupt Write 1 to clear interrupt. Write 1 to clear interrupt.                                                                              |
| 4   | RESERVED         | R/W   | 0b    |                                                                                                                                                                                                                                                                                                                                                         |
| 3   | COMM_ADR_ERR_INT | R/W1C | Ob    | Latched status bit indicating that I2C1/SPI write to non-existing, protected or read-only register address has been detected.  - Valid for SPI and I2C1  - CRC on I2C/SPI must be enabled (I2C1_SPI_CRC_EN=1 - NVM default bit) and COMM_CRC_ERR_MASK=0 are required to generate nINT interrupt Write 1 to clear interrupt. Write 1 to clear interrupt. |
| 2   | RESERVED         | R/W   | 0b    |                                                                                                                                                                                                                                                                                                                                                         |
| 1   | COMM_CRC_ERR_INT | R/W1C | 0b    | Latched status bit indicating that I2C1/SPI CRC error has been detected.  - Valid for SPI and I2C1  - CRC on I2C/SPI must be enabled (I2C1_SPI_CRC_EN=1 - NVM default bit) and COMM_CRC_ERR_MASK=0 are required to generate nINT interrupt Write 1 to clear interrupt.                                                                                  |
| 0   | COMM_FRM_ERR_INT | R/W1C | 0b    | Latched status bit indicating that SPI frame error has been detected. Write 1 to clear interrupt.                                                                                                                                                                                                                                                       |



### 8.16.1.78 INT\_READBACK\_ERR Register (Offset = 0x6B) [Reset = 0x00]

INT\_READBACK\_ERR is shown in Figure 8-134 and described in Table 8-98.

Return to the Table 8-19.

### Figure 8-134. INT\_READBACK\_ERR Register



#### Table 8-98. INT\_READBACK\_ERR Register Field Descriptions

| Bit | Field                        | Туре  | Reset | Description                                                                                                   |  |  |  |  |  |  |
|-----|------------------------------|-------|-------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7:4 | RESERVED                     | R/W   | 0b    |                                                                                                               |  |  |  |  |  |  |
| 3   | NRSTOUT_SOC_READB<br>ACK_INT | R/W1C | 0b    | Latched status bit indicating that NRSTOUT_SOC read-back error has been detected. Write 1 to clear interrupt. |  |  |  |  |  |  |
| 2:1 | RESERVED                     | R/W   | 0b    |                                                                                                               |  |  |  |  |  |  |
| 0   | EN_DRV_READBACK_IN<br>T      | R/W1C | 0b    | Latched status bit indicating that EN_DRV read-back error has been detected. Write 1 to clear interrupt.      |  |  |  |  |  |  |



### 8.16.1.79 INT\_ESM Register (Offset = 0x6C) [Reset = 0x00]

INT\_ESM is shown in Figure 8-135 and described in Table 8-99.

Return to the Table 8-19.

### Figure 8-135. INT\_ESM Register



#### Table 8-99. INT\_ESM Register Field Descriptions

| Bit | Field            | Туре  | Reset | Description                                                                                     |
|-----|------------------|-------|-------|-------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED         | R/W   | 0b    |                                                                                                 |
| 5   | ESM_MCU_RST_INT  | R/W1C | 0b    | Latched status bit indicating that MCU ESM reset has been detected. Write 1 to clear interrupt. |
| 4   | ESM_MCU_FAIL_INT | R/W1C | 0b    | Latched status bit indicating that MCU ESM fail has been detected. Write 1 to clear interrupt.  |
| 3   | ESM_MCU_PIN_INT  | R/W1C | 0b    | Latched status bit indicating that MCU ESM fault has been detected. Write 1 to clear interrupt. |
| 2:0 | RESERVED         | R/W   | 0b    |                                                                                                 |



8.16.1.80 STAT\_BUCK1\_2 Register (Offset = 0x6D) [Reset = 0x00]

STAT\_BUCK1\_2 is shown in Figure 8-136 and described in Table 8-100.

Return to the Table 8-19.

### Figure 8-136. STAT\_BUCK1\_2 Register



#### Table 8-100. STAT\_BUCK1\_2 Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                      |
|-----|-----------------|------|-------|----------------------------------------------------------------------------------|
| 7   | BUCK2_ILIM_STAT | R    | 0b    | Status bit indicating that BUCK2 output current is above current limit level.    |
| 6   | RESERVED        | R    | 0b    |                                                                                  |
| 5   | BUCK2_UV_STAT   | R    | 0b    | Status bit indicating that BUCK2 output voltage is below undervoltage threshold. |
| 4   | BUCK2_OV_STAT   | R    | 0b    | Status bit indicating that BUCK2 output voltage is above over-voltage threshold. |
| 3   | BUCK1_ILIM_STAT | R    | 0b    | Status bit indicating that BUCK1 output current is above current limit level.    |
| 2   | RESERVED        | R    | 0b    |                                                                                  |
| 1   | BUCK1_UV_STAT   | R    | 0b    | Status bit indicating that BUCK1 output voltage is below undervoltage threshold. |
| 0   | BUCK1_OV_STAT   | R    | 0b    | Status bit indicating that BUCK1 output voltage is above over-voltage threshold. |

### 8.16.1.81 STAT\_BUCK3\_4 Register (Offset = 0x6E) [Reset = 0x00]

STAT\_BUCK3\_4 is shown in Figure 8-137 and described in Table 8-101.

Return to the Table 8-19.

### Figure 8-137. STAT\_BUCK3\_4 Register



#### Table 8-101. STAT\_BUCK3\_4 Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                      |
|-----|-----------------|------|-------|----------------------------------------------------------------------------------|
| 7   | BUCK4_ILIM_STAT | R    | 0b    | Status bit indicating that BUCK4 output current is above current limit level.    |
| 6   | RESERVED        | R    | 0b    |                                                                                  |
| 5   | BUCK4_UV_STAT   | R    | 0b    | Status bit indicating that BUCK4 output voltage is below undervoltage threshold. |
| 4   | BUCK4_OV_STAT   | R    | 0b    | Status bit indicating that BUCK4 output voltage is above over-voltage threshold. |
| 3   | BUCK3_ILIM_STAT | R    | 0b    | Status bit indicating that BUCK3 output current is above current limit level.    |
| 2   | RESERVED        | R    | 0b    |                                                                                  |
| 1   | BUCK3_UV_STAT   | R    | 0b    | Status bit indicating that BUCK3 output voltage is below undervoltage threshold. |
| 0   | BUCK3_OV_STAT   | R    | 0b    | Status bit indicating that BUCK3 output voltage is above over-voltage threshold. |

# 8.16.1.82 STAT\_VMON Register (Offset = 0x72) [Reset = 0x00]

STAT\_VMON is shown in Figure 8-138 and described in Table 8-102.

Return to the Table 8-19.

### Figure 8-138. STAT\_VMON Register

| 7        | 6                 | 5                 | 4        | 3                 | 2                 | 1                | 0                |
|----------|-------------------|-------------------|----------|-------------------|-------------------|------------------|------------------|
| RESERVED | VMON2_UV_S<br>TAT | VMON2_OV_S<br>TAT | RESERVED | VMON1_UV_S<br>TAT | VMON1_OV_S<br>TAT | VCCA_UV_STA<br>T | VCCA_OV_STA<br>T |
| R-0b     | R-0b              | R-0b              | R-0b     | R-0b              | R-0b              | R-0b             | R-0b             |

#### Table 8-102. STAT\_VMON Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                 |
|-----|---------------|------|-------|-----------------------------------------------------------------------------|
| 7   | RESERVED      | R    | 0b    |                                                                             |
| 6   | VMON2_UV_STAT | R    | 0b    | Status bit indicating that VMON2 input voltage is below undervoltage level. |
| 5   | VMON2_OV_STAT | R    | 0b    | Status bit indicating that VMON2 input voltage is above over-voltage level. |
| 4   | RESERVED      | R    | 0b    |                                                                             |
| 3   | VMON1_UV_STAT | R    | 0b    | Status bit indicating that VMON1 input voltage is below undervoltage level. |
| 2   | VMON1_OV_STAT | R    | 0b    | Status bit indicating that VMON1 input voltage is above over-voltage level. |
| 1   | VCCA_UV_STAT  | R    | 0b    | Status bit indicating that VCCA input voltage is below under-voltage level. |
| 0   | VCCA_OV_STAT  | R    | 0b    | Status bit indicating that VCCA input voltage is above over-voltage level.  |



### 8.16.1.83 STAT\_STARTUP Register (Offset = 0x73) [Reset = 0x00]

STAT\_STARTUP is shown in Figure 8-139 and described in Table 8-103.

Return to the Table 8-19.

### Figure 8-139. STAT\_STARTUP Register



### Table 8-103. STAT\_STARTUP Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                             |
|-----|-------------|------|-------|-----------------------------------------|
| 7:2 | RESERVED    | R    | 0b    |                                         |
| 1   | ENABLE_STAT | R    | 0b    | Status bit indicating ENABLE pin status |
| 0   | RESERVED    | R    | 0b    |                                         |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# 8.16.1.84 STAT\_MISC Register (Offset = 0x74) [Reset = 0x00]

STAT\_MISC is shown in Figure 8-140 and described in Table 8-104.

Return to the Table 8-19.

### Figure 8-140. STAT\_MISC Register



#### Table 8-104. STAT\_MISC Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                             |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------|
| 7:4 | RESERVED     | R    | 0b    |                                                                                         |
| 3   | TWARN_STAT   | R    | 0b    | Status bit indicating that die junction temperature is above the thermal warning level. |
| 2   | RESERVED     | R    | 0b    |                                                                                         |
| 1   | EXT_CLK_STAT | R    | 0b    | Status bit indicating that external clock is not valid.                                 |
| 0   | RESERVED     | R    | 0b    |                                                                                         |



### 8.16.1.85 STAT\_MODERATE\_ERR Register (Offset = 0x75) [Reset = 0x00]

STAT\_MODERATE\_ERR is shown in Figure 8-141 and described in Table 8-105.

Return to the Table 8-19.

### Figure 8-141. STAT\_MODERATE\_ERR Register



#### Table 8-105. STAT\_MODERATE\_ERR Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                      |
|-----|--------------|------|-------|------------------------------------------------------------------------------------------------------------------|
| 7:1 | RESERVED     | R    | 0b    |                                                                                                                  |
| 0   | TSD_ORD_STAT | R    | 0b    | Status bit indicating that the die junction temperature is above the thermal level causing a sequenced shutdown. |

Product Folder Links: *LP8764-Q1* 

228

### 8.16.1.86 STAT\_SEVERE\_ERR Register (Offset = 0x76) [Reset = 0x00]

STAT\_SEVERE\_ERR is shown in Figure 8-142 and described in Table 8-106.

Return to the Table 8-19.

### Figure 8-142. STAT\_SEVERE\_ERR Register



#### Table 8-106. STAT\_SEVERE\_ERR Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                       |
|-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------|
| 7:2 | RESERVED      | R    | 0b    |                                                                                                                   |
| 1   | VCCA_OVP_STAT | R    | 0b    | Status bit indicating that the VCCA voltage is above overvoltage protection level.                                |
| 0   | TSD_IMM_STAT  | R    | 0b    | Status bit indicating that the die junction temperature is above the thermal level causing an immediate shutdown. |



### 8.16.1.87 STAT\_READBACK\_ERR Register (Offset = 0x77) [Reset = 0x00]

STAT\_READBACK\_ERR is shown in Figure 8-143 and described in Table 8-107.

Return to the Table 8-19.

### Figure 8-143. STAT\_READBACK\_ERR Register



#### Table 8-107. STAT\_READBACK\_ERR Register Field Descriptions

| Bit | Field                         | Туре | Reset | Description                                                                             |
|-----|-------------------------------|------|-------|-----------------------------------------------------------------------------------------|
| 7:4 | RESERVED                      | R    | 0b    |                                                                                         |
| 3   | NRSTOUT_SOC_READB<br>ACK_STAT | R    | 0b    | Status bit indicating that NRSTOUT_SOC pin output is high and device is driving it low. |
| 2   | NRSTOUT_READBACK_<br>STAT     | R    | 0b    | Status bit indicating that NRSTOUT pin output is high and device is driving it low.     |
| 1   | NINT_READBACK_STAT            | R    | 0b    | Status bit indicating that NINT pin output is high and device is driving it low.        |
| 0   | EN_DRV_READBACK_S<br>TAT      | R    | 0b    | Status bit indicating that EN_DRV pin output is different than driven.                  |

8.16.1.88 PGOOD\_SEL\_1 Register (Offset = 0x78) [Reset = 0x00]

PGOOD\_SEL\_1 is shown in Figure 8-144 and described in Table 8-108.

Return to the Table 8-19.

### Figure 8-144. PGOOD\_SEL\_1 Register



#### Table 8-108. PGOOD\_SEL\_1 Register Field Descriptions

|     |                 | Trogister Field Descriptions |       |                                                                                                                                                                                                                       |
|-----|-----------------|------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field           | Туре                         | Reset | Description                                                                                                                                                                                                           |
| 7:6 | PGOOD_SEL_BUCK4 | R/W                          | Ob    | PGOOD signal source control from BUCK4 (Default from NVM memory) 0b = Masked 1b = Powergood threshold voltage 10b = Powergood threshold voltage AND current limit 11b = Powergood threshold voltage AND current limit |
| 5:4 | PGOOD_SEL_BUCK3 | R/W                          | Ob    | PGOOD signal source control from BUCK3 (Default from NVM memory) 0b = Masked 1b = Powergood threshold voltage 10b = Powergood threshold voltage AND current limit 11b = Powergood threshold voltage AND current limit |
| 3:2 | PGOOD_SEL_BUCK2 | R/W                          | 0b    | PGOOD signal source control from BUCK2 (Default from NVM memory) 0b = Masked 1b = Powergood threshold voltage 10b = Powergood threshold voltage AND current limit 11b = Powergood threshold voltage AND current limit |
| 1:0 | PGOOD_SEL_BUCK1 | R/W                          | Ob    | PGOOD signal source control from BUCK1 (Default from NVM memory) 0b = Masked 1b = Powergood threshold voltage 10b = Powergood threshold voltage AND current limit 11b = Powergood threshold voltage AND current limit |



# 8.16.1.89 PGOOD\_SEL\_4 Register (Offset = 0x7B) [Reset = 0x00]

PGOOD\_SEL\_4 is shown in Figure 8-145 and described in Table 8-109.

Return to the Table 8-19.

# Figure 8-145. PGOOD\_SEL\_4 Register

| 7                | 6         | 5                             | 4                     | 3                       | 2                   | 1                   | 0                  |
|------------------|-----------|-------------------------------|-----------------------|-------------------------|---------------------|---------------------|--------------------|
| PGOOD_WIND<br>OW | PGOOD_POL | PGOOD_SEL_<br>NRSTOUT_SO<br>C | PGOOD_SEL_<br>NRSTOUT | PGOOD_SEL_<br>TDIE_WARN | PGOOD_SEL_<br>VMON2 | PGOOD_SEL_<br>VMON1 | PGOOD_SEL_<br>VCCA |
| R/W-0b           | R/W-0b    | R/W-0b                        | R/W-0b                | R/W-0b                  | R/W-0b              | R/W-0b              | R/W-0b             |

### Table 8-109. PGOOD\_SEL\_4 Register Field Descriptions

| Bit | Field                     | Туре | Reset | Description                                                                                                                                                                |
|-----|---------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PGOOD_WINDOW              | R/W  | Ob    | Type of voltage monitoring for PGOOD signal: (Default from NVM memory) 0b = Only undervoltage is monitored 1b = Both undervoltage and overvoltage are monitored            |
| 6   | PGOOD_POL                 | R/W  | 0b    | PGOOD signal polarity select: (Default from NVM memory) 0b = PGOOD signal is high when monitored inputs are valid 1b = PGOOD signal is low when monitored inputs are valid |
| 5   | PGOOD_SEL_NRSTOUT<br>_SOC | R/W  | 0b    | PGOOD signal source control from nRSTOUT_SOC pin: (Default from NVM memory) 0b = Masked 1b = nRSTOUT_SOC pin low state forces PGOOD signal to low                          |
| 4   | PGOOD_SEL_NRSTOUT         | R/W  | 0b    | PGOOD signal source control from nRSTOUT pin: (Default from NVM memory) 0b = Masked 1b = nRSTOUT pin low state forces PGOOD signal to low                                  |
| 3   | PGOOD_SEL_TDIE_WAR<br>N   | R/W  | 0b    | PGOOD signal source control from thermal warning (Default from NVM memory) 0b = Masked 1b = Thermal warning affecting to PGOOD signal                                      |
| 2   | PGOOD_SEL_VMON2           | R/W  | 0b    | PGOOD signal source control from VMON2 monitoring (Default from NVM memory) 0b = Masked 1b = VMON2 OV/UV threshold affecting PGOOD signal                                  |
| 1   | PGOOD_SEL_VMON1           | R/W  | 0b    | PGOOD signal source control from VMON1 monitoring (Default from NVM memory) 0b = Masked 1b = VMON1 OV/UV threshold affecting PGOOD signal                                  |
| 0   | PGOOD_SEL_VCCA            | R/W  | 0b    | PGOOD signal source control from VCCA monitoring (Default from NVM memory) 0b = Masked 1b = VCCA OV/UV threshold affecting PGOOD signal                                    |



### 8.16.1.90 PLL\_CTRL Register (Offset = 0x7C) [Reset = 0x00]

PLL\_CTRL is shown in Figure 8-146 and described in Table 8-110.

Return to the Table 8-19.

### Figure 8-146. PLL\_CTRL Register



#### Table 8-110. PLL CTRL Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                    |  |  |  |
|-----|--------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:2 | RESERVED     | R/W  | 0b    |                                                                                                                                                                                                |  |  |  |
| 1:0 | EXT_CLK_FREQ | R/W  | Ob    | Frequency of the external clock (SYNCCLKIN): See electrical specification for input clock frequency tolerance. (Default from NVM memory) 0b = 1.1 MHz 1b = 2.2 MHz 10b = 4.4 MHz 11b = 8.8 MHz |  |  |  |

# 8.16.1.91 CONFIG\_1 Register (Offset = 0x7D) [Reset = 0xC0]

CONFIG\_1 is shown in Figure 8-147 and described in Table 8-111.

Return to the Table 8-19.

### Figure 8-147. CONFIG\_1 Register

| 7                | 6                | 5                    | 4       | 3       | 2        | 1                 | 0               |
|------------------|------------------|----------------------|---------|---------|----------|-------------------|-----------------|
| NSLEEP2_MAS<br>K | NSLEEP1_MAS<br>K | EN_ILIM_FSM_<br>CTRL | I2C2_HS | I2C1_HS | RESERVED | TSD_ORD_LEV<br>EL | TWARN_LEVE<br>L |
| R/W-1b           | R/W-1b           | R/W-0b               | R/W-0b  | R/W-0b  | R/W-0b   | R/W-0b            | R/W-0b          |

#### Table 8-111. CONFIG\_1 Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                   |
|-----|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | NSLEEP2_MASK     | R/W  | 1b    | Masking for NSLEEP2 pin(s) and NSLEEP2B bit: (Default from NVM memory) 0b = NSLEEP2(B) affects FSM state transitions. 1b = NSLEEP2(B) does not affect FSM state transitions.  |
| 6   | NSLEEP1_MASK     | R/W  | 1b    | Masking for NSLEEP1 pin(s) and NSLEEP1B bit: (Default from NVM memory)  0b = NSLEEP1(B) affects FSM state transitions. 1b = NSLEEP1(B) does not affect FSM state transitions. |
| 5   | EN_ILIM_FSM_CTRL | R/W  | 0b    | (Default from NVM memory)  0b = Buck regulators ILIM interrupts do not affect FSM triggers.  1b = Buck regulators ILIM interrupts affect FSM triggers.                        |
| 4   | I2C2_HS          | R/W  | 0b    | Select I2C2 speed (input filter) (Default from NVM memory) 0b = Standard, fast or fast+ by default, can be set to Hs-mode by Hs-mode controller code. 1b = Forced to Hs-mode  |
| 3   | I2C1_HS          | R/W  | Ob    | Select I2C1 speed (input filter) (Default from NVM memory) 0b = Standard, fast or fast+ by default, can be set to Hs-mode by Hs-mode controller code. 1b = Forced to Hs-mode  |
| 2   | RESERVED         | R/W  | 0b    |                                                                                                                                                                               |
| 1   | TSD_ORD_LEVEL    | R/W  | 0b    | Thermal shutdown threshold level. (Default from NVM memory) 0b = 140C 1b = 145C                                                                                               |
| 0   | TWARN_LEVEL      | R/W  | Ob    | Thermal warning threshold level. (Default from NVM memory) 0b = 130C 1b = 140C                                                                                                |



### 8.16.1.92 ENABLE\_DRV\_REG Register (Offset = 0x80) [Reset = 0x00]

ENABLE\_DRV\_REG is shown in Figure 8-148 and described in Table 8-112.

Return to the Table 8-19.

# Figure 8-148. ENABLE\_DRV\_REG Register



### Table 8-112. ENABLE\_DRV\_REG Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                               |
|-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------|
| 7:1 | RESERVED   |      |       |                                                                                                                           |
| 0   | ENABLE_DRV | R/W  |       | Control for EN_DRV pin: FORCE_EN_DRV_LOW must be 0 to control EN_DRV pin. Otherwise EN_DRV pin is low. 0b = Low 1b = High |



# 8.16.1.93 MISC\_CTRL Register (Offset = 0x81) [Reset = 0x00]

MISC\_CTRL is shown in Figure 8-149 and described in Table 8-113.

Return to the Table 8-19.

### Figure 8-149. MISC\_CTRL Register

| 7          | 6          | 5           | 4         | 3         | 2      | 1               | 0       |
|------------|------------|-------------|-----------|-----------|--------|-----------------|---------|
| SYNCCLKOUT | r_freq_sel | SEL_EXT_CLK | REFOUT_EN | CLKMON_EN | LPM_EN | NRSTOUT_SO<br>C | NRSTOUT |
| R/W        | -0b        | R/W-0b      | R/W-0b    | R/W-0b    | R/W-0b | R/W-0b          | R/W-0b  |

#### Table 8-113. MISC\_CTRL Register Field Descriptions

| Bit | Field                   | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | SYNCCLKOUT_FREQ_S<br>EL | R/W  | 0b    | SYNCCLKOUT enable/frequency select: 0b = SYNCCLKOUT off 1b = 1.1 MHz 10b = 2.2 MHz 11b = 4.4 MHz                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5   | SEL_EXT_CLK             | R/W  | Ob    | Selection of external clock:  0b = Forced to internal RC oscillator.  1b = Automatic external clock use when available, interrupt is generated if the external clock is expected (SEL_EXT_CLK = 1), but it is not available or the clock frequency is not within the valid range.                                                                                                                                                                                                                      |
| 4   | REFOUT_EN               | R/W  | 0b    | Control bandgap voltage to REFOUT pin.  0b = Disabled  1b = Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3   | CLKMON_EN               | R/W  | 0b    | Control of internal clock monitoring.  0b = Disabled  1b = Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2   | LPM_EN                  | R/W  | Ob    | Low power mode control.  LPM_EN sets device in a low power mode. Intended use case is for the PFSM to set LPM_EN upon entering a deep sleep state.  The end objective is to disable the digital oscillator to reduce power consumption.  The following functions are disabled when LPM_EN=1.  -TSD cycling of all sensors/thresholds -regmap/SRAM CRC continuous checking -SPMI WD NVM_ID request/response polling -Disable clock monitoring  0b = Low power mode disabled 1b = Low power mode enabled |
| 1   | NRSTOUT_SOC             | R/W  | 0b    | Control for nRSTOUT_SOC signal: 0b = Low 1b = High                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0   | NRSTOUT                 | R/W  | Ob    | Control for nRSTOUT signal:<br>0b = Low<br>1b = High                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



### 8.16.1.94 ENABLE\_DRV\_STAT Register (Offset = 0x82) [Reset = 0x08]

ENABLE\_DRV\_STAT is shown in Figure 8-150 and described in Table 8-114.

Return to the Table 8-19.

# Figure 8-150. ENABLE\_DRV\_STAT Register



#### Table 8-114. ENABLE\_DRV\_STAT Register Field Descriptions

| Bit | Field            | Туре | Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Description                                                                                                                                                                     |
|-----|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | RESERVED         | R/W  | 0b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                 |
| 4   | SPMI_LPM_EN      | R/W  | This bit is read/write for PFSM and read-only for I2C/SPI SPMI low power mode control.  SPMI_LPM_EN sets SPMI in a low power mode that stop WD (Bus heartbeat). The PMICs on the SPMI-bus must s SPMI_LPM_EN=1 synchronously to prevent SPMI WD fa Therefore to mitigate clock variations, setting SPMI_LPM must be done early in the power-up sequence.  The following functions are disabled when SPMI_LPM_E-SPMI WD NVM_ID request/response polling 0b = SPMI low power mode disabled 1b = SPMI low power mode enabled |                                                                                                                                                                                 |
| 3   | FORCE_EN_DRV_LOW | R/W  | 1b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | This bit is read/write for PFSM and read-only for I2C/SPI 0b = ENABLE_DRV bit can be written by I2C/SPI 1b = ENABLE_DRV bit is forced low and cannot be written high by I2C/SPI |
| 2   | NRSTOUT_SOC_IN   | R    | 0b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Level of NRSTOUT_SOC pin: 0b = Low 1b = High                                                                                                                                    |
| 1   | NRSTOUT_IN       | R    | 0b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Level of NRSTOUT pin: 0b = Low 1b = High                                                                                                                                        |
| 0   | EN_DRV_IN        | R    | 0b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Level of EN_DRV pin: 0b = Low 1b = High                                                                                                                                         |



### 8.16.1.95 RECOV\_CNT\_REG\_1 Register (Offset = 0x83) [Reset = 0x00]

RECOV\_CNT\_REG\_1 is shown in Figure 8-151 and described in Table 8-115.

Return to the Table 8-19.

### Figure 8-151. RECOV\_CNT\_REG\_1 Register



### Table 8-115. RECOV\_CNT\_REG\_1 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                   |
|-----|-----------|------|-------|-----------------------------------------------------------------------------------------------|
| 7:4 | RESERVED  | R    | 0b    |                                                                                               |
| 3:0 | RECOV_CNT | R    | 0b    | Recovery counter status. Counter value is incremented each time PMIC goes through warm reset. |

Submit Document Feedback



### 8.16.1.96 RECOV\_CNT\_REG\_2 Register (Offset = 0x84) [Reset = 0x00]

RECOV\_CNT\_REG\_2 is shown in Figure 8-152 and described in Table 8-116.

Return to the Table 8-19.

### Figure 8-152. RECOV\_CNT\_REG\_2 Register



#### Table 8-116. RECOV\_CNT\_REG\_2 Register Field Descriptions

| Bit | Field         | Туре        | Reset | Description                                                                                              |  |  |
|-----|---------------|-------------|-------|----------------------------------------------------------------------------------------------------------|--|--|
| 7:5 | RESERVED      | R/W         | 0b    |                                                                                                          |  |  |
| 4   | RECOV_CNT_CLR | R/WSelfClrF | 0b    | Recovery counter clear. Write 1 to clear the counter. This bit is automatically set back to 0.           |  |  |
| 3:0 | RECOV_CNT_THR | R/W         | 0b    | Recovery counter threshold value for immediate power-down of all supply rails. (Default from NVM memory) |  |  |



# 8.16.1.97 FSM\_I2C\_TRIGGERS Register (Offset = 0x85) [Reset = 0x00]

FSM\_I2C\_TRIGGERS is shown in Figure 8-153 and described in Table 8-117.

Return to the Table 8-19.

### Figure 8-153. FSM\_I2C\_TRIGGERS Register

|                   |                   | J · · ·           | _                 | _                 | - 5               |                   |                   |
|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
| TRIGGER_I2C_<br>7 | TRIGGER_I2C_<br>6 | TRIGGER_I2C_<br>5 | TRIGGER_I2C_<br>4 | TRIGGER_I2C_<br>3 | TRIGGER_I2C_<br>2 | TRIGGER_I2C_<br>1 | TRIGGER_I2C_<br>0 |
| R/W-0b            | R/W-0b            | R/W-0b            | R/W-0b            | R/WSelfClrF-0b    | R/WSelfClrF-0b    | R/WSelfClrF-0b    | R/WSelfClrF-0b    |

### Table 8-117. FSM\_I2C\_TRIGGERS Register Field Descriptions

| Bit | Field         | Туре        | Reset | Description                                                                                                 |
|-----|---------------|-------------|-------|-------------------------------------------------------------------------------------------------------------|
| 7   | TRIGGER_I2C_7 | R/W         | 0b    | Trigger for PFSM program.                                                                                   |
| 6   | TRIGGER_I2C_6 | R/W         | 0b    | Trigger for PFSM program.                                                                                   |
| 5   | TRIGGER_I2C_5 | R/W         | 0b    | Trigger for PFSM program.                                                                                   |
| 4   | TRIGGER_I2C_4 | R/W         | 0b    | Trigger for PFSM program.                                                                                   |
| 3   | TRIGGER_I2C_3 | R/WSelfClrF | Ob    | Trigger for PFSM program. This bit is automatically cleared. Writing this bit 1 creates PFSM trigger pulse. |
| 2   | TRIGGER_I2C_2 | R/WSelfClrF | Ob    | Trigger for PFSM program. This bit is automatically cleared. Writing this bit 1 creates PFSM trigger pulse. |
| 1   | TRIGGER_I2C_1 | R/WSelfClrF | Ob    | Trigger for PFSM program. This bit is automatically cleared. Writing this bit 1 creates PFSM trigger pulse. |
| 0   | TRIGGER_I2C_0 | R/WSelfClrF | 0b    | Trigger for PFSM program. This bit is automatically cleared. Writing this bit 1 creates PFSM trigger pulse. |



### 8.16.1.98 FSM\_NSLEEP\_TRIGGERS Register (Offset = 0x86) [Reset = 0x00]

FSM\_NSLEEP\_TRIGGERS is shown in Figure 8-154 and described in Table 8-118.

Return to the Table 8-19.

### Figure 8-154. FSM\_NSLEEP\_TRIGGERS Register



### Table 8-118. FSM\_NSLEEP\_TRIGGERS Register Field Descriptions

| Bit | Field    | Туре                                                                                  | Reset | Description                                                                      |
|-----|----------|---------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------|
| 7:2 | RESERVED | R/W                                                                                   | 0b    |                                                                                  |
| 1   | NSLEEP2B | R/W 0b Parallel register bit for NSLEEP2 function: 0b = NSLEEP2 low 1b = NSLEEP2 high |       | 0b = NSLEEP2 low                                                                 |
| 0   | NSLEEP1B | R/W                                                                                   | 0b    | Parallel register bit for NSLEEP1 function:  0b = NSLEEP1 low  1b = NSLEEP1 high |



### 8.16.1.99 BUCK\_RESET\_REG Register (Offset = 0x87) [Reset = 0x00]

BUCK\_RESET\_REG is shown in Figure 8-155 and described in Table 8-119.

Return to the Table 8-19.

# Figure 8-155. BUCK\_RESET\_REG Register



### Table 8-119. BUCK\_RESET\_REG Register Field Descriptions

| Bit | Field       | Type Reset   |    | Description                                               |
|-----|-------------|--------------|----|-----------------------------------------------------------|
| 7:4 | RESERVED    | R/W          | 0b |                                                           |
| 3   | BUCK4_RESET | RESET R/W 0b |    | Reset signal for Buck logic.<br>(Default from NVM memory) |
| 2   | BUCK3_RESET | R/W          | 0b | Reset signal for Buck logic.<br>(Default from NVM memory) |
| 1   | BUCK2_RESET | R/W          | 0b | Reset signal for Buck logic.<br>(Default from NVM memory) |
| 0   | BUCK1_RESET | R/W          | 0b | Reset signal for Buck logic.<br>(Default from NVM memory) |



### 8.16.1.100 SPREAD\_SPECTRUM\_1 Register (Offset = 0x88) [Reset = 0x00]

SPREAD\_SPECTRUM\_1 is shown in Figure 8-156 and described in Table 8-120.

Return to the Table 8-19.

### Figure 8-156. SPREAD\_SPECTRUM\_1 Register



#### Table 8-120. SPREAD\_SPECTRUM\_1 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                |
|-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------|
| 7:3 | RESERVED | R/W  | 0b    |                                                                                                                            |
| 2   | SS_EN    | R/W  | 0b    | Spread spectrum enable. (Default from NVM memory) 0b = Spread spectrum disabled 1b = Spread spectrum enabled               |
| 1:0 | SS_DEPTH | R/W  | ОЬ    | Spread spectrum modulation depth. (Default from NVM memory) 0b = No modulation 1b = +/- 6.3% 10b = +/- 8.4% 11b = RESERVED |



### 8.16.1.101 FREQ\_SEL Register (Offset = 0x8A) [Reset = 0x00]

FREQ\_SEL is shown in Figure 8-157 and described in Table 8-121.

Return to the Table 8-19.

# Figure 8-157. FREQ\_SEL Register

| 7              | 6 | 5        | 4       | 3       | 2       | 1              | 0    |
|----------------|---|----------|---------|---------|---------|----------------|------|
| BUCK4_FREQ_SEL |   | BUCK3_FF | REQ_SEL | BUCK2_F | REQ_SEL | BUCK1_FREQ_SEL |      |
| R/W-0b         |   | R/W      | ′-0b    | R/V     | V-0b    | R/W            | V-0b |

#### Table 8-121. FREQ\_SEL Register Field Descriptions

| Dia | Field          |      |       | Register Field Descriptions                                                                                                                                                                                                                                  |
|-----|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                  |
| 7:6 | BUCK4_FREQ_SEL | R/W  | 0b    | Buck4 switching frequency: This bit is Read/Write or Read-Only for I2C/SPI access depending on NVM configuration. See Technical Reference Manual / User's Guide for details. (Default from NVM memory) 0b = 2.2 MHz 1b = 4.4 MHz 10b = 8.8 MHz 11b = 8.8 MHz |
| 5:4 | BUCK3_FREQ_SEL | R/W  | Ob    | Buck3 switching frequency: This bit is Read/Write or Read-Only for I2C/SPI access depending on NVM configuration. See Technical Reference Manual / User's Guide for details. (Default from NVM memory) 0b = 2.2 MHz 1b = 4.4 MHz 10b = 8.8 MHz 11b = 8.8 MHz |
| 3:2 | BUCK2_FREQ_SEL | R/W  | Ob    | Buck2 switching frequency: This bit is Read/Write or Read-Only for I2C/SPI access depending on NVM configuration. See Technical Reference Manual / User's Guide for details. (Default from NVM memory) 0b = 2.2 MHz 1b = 4.4 MHz 10b = 8.8 MHz 11b = 8.8 MHz |
| 1:0 | BUCK1_FREQ_SEL | R/W  | Ob    | Buck1 switching frequency: This bit is Read/Write or Read-Only for I2C/SPI access depending on NVM configuration. See Technical Reference Manual / User's Guide for details. (Default from NVM memory) 0b = 2.2 MHz 1b = 4.4 MHz 10b = 8.8 MHz 11b = 8.8 MHz |



### 8.16.1.102 FSM\_STEP\_SIZE Register (Offset = 0x8B) [Reset = 0x00]

FSM\_STEP\_SIZE is shown in Figure 8-158 and described in Table 8-122.

Return to the Table 8-19.

# Figure 8-158. FSM\_STEP\_SIZE Register



### Table 8-122. FSM\_STEP\_SIZE Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                       |
|-----|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------|
| 7:5 | RESERVED        | R/W  | 0b    |                                                                                                                   |
| 4:0 | PFSM_DELAY_STEP | R/W  | 0b    | Step size for PFSM sequence counter. Step size is 50ns * 2 <sup>PFSM_DELAY_STEP</sup> . (Default from NVM memory) |



### 8.16.1.103 USER\_SPARE\_REGS Register (Offset = 0x8E) [Reset = 0x00]

USER\_SPARE\_REGS is shown in Figure 8-159 and described in Table 8-123.

Return to the Table 8-19.

# Figure 8-159. USER\_SPARE\_REGS Register



#### Table 8-123. USER\_SPARE\_REGS Register Field Descriptions

| Bit | Field        | Туре | Reset | Description               |
|-----|--------------|------|-------|---------------------------|
| 7:4 | RESERVED     | R/W  | 0b    |                           |
| 3   | USER_SPARE_4 | R/W  | 0b    | (Default from NVM memory) |
| 2   | USER_SPARE_3 | R/W  | 0b    | (Default from NVM memory) |
| 1   | USER_SPARE_2 | R/W  | 0b    | (Default from NVM memory) |
| 0   | USER_SPARE_1 | R/W  | 0b    | (Default from NVM memory) |

### 8.16.1.104 ESM\_MCU\_START\_REG Register (Offset = 0x8F) [Reset = 0x00]

ESM\_MCU\_START\_REG is shown in Figure 8-160 and described in Table 8-124.

Return to the Table 8-19.

### Figure 8-160. ESM\_MCU\_START\_REG Register



### Table 8-124. ESM\_MCU\_START\_REG Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                            |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | RESERVED      | R/W  | 0b    |                                                                                                                                        |
| 0   | ESM_MCU_START | R/W  | 0b    | Control bit to start the ESM_MCU:  0b = ESM_MCU not started. Device clears ENABLE_DRV bit when bit ESM_MCU_EN=1  1b = ESM_MCU started. |



### 8.16.1.105 ESM\_MCU\_DELAY1\_REG Register (Offset = 0x90) [Reset = 0x00]

ESM\_MCU\_DELAY1\_REG is shown in Figure 8-161 and described in Table 8-125.

Return to the Table 8-19.

Figure 8-161. ESM\_MCU\_DELAY1\_REG Register



### Table 8-125. ESM\_MCU\_DELAY1\_REG Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                     |
|-----|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ESM_MCU_DELAY1 | R/W  | 0b    | These bits configure the duration of the ESM_MCU delay-1 time-interval (see Error Signal Monitor chapter).  These bits can be only be written when control bit ESM_MCU_START=0. |

Submit Document Feedback



### 8.16.1.106 ESM\_MCU\_DELAY2\_REG Register (Offset = 0x91) [Reset = 0x00]

ESM\_MCU\_DELAY2\_REG is shown in Figure 8-162 and described in Table 8-126.

Return to the Table 8-19.

### Figure 8-162. ESM\_MCU\_DELAY2\_REG Register



### Table 8-126. ESM\_MCU\_DELAY2\_REG Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                    |
|-----|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ESM_MCU_DELAY2 | R/W  | Ob    | These bits configure the duration of the ESM_MCU delay-2 time-interval (see Error Signal Monitor chapter). These bits can be only be written when control bit ESM_MCU_START=0. |



### 8.16.1.107 ESM\_MCU\_MODE\_CFG Register (Offset = 0x92) [Reset = 0x00]

ESM\_MCU\_MODE\_CFG is shown in Figure 8-163 and described in Table 8-127.

Return to the Table 8-19.

### Figure 8-163. ESM\_MCU\_MODE\_CFG Register

| 7                | 6          | 5                 | 4        | 3 | 2         | 1          | 0 |
|------------------|------------|-------------------|----------|---|-----------|------------|---|
| ESM_MCU_MO<br>DE | ESM_MCU_EN | ESM_MCU_EN<br>DRV | RESERVED |   | ESM_MCU_E | ERR_CNT_TH |   |
| R/W-0b           | R/W-0b     | R/W-0b            | R/W-0b   |   | R/V       | V-0b       |   |

#### Table 8-127. ESM\_MCU\_MODE\_CFG Register Field Descriptions

| Bit | Field                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ESM_MCU_MODE           | R/W  | 0b    | This bit selects the mode for the ESM_MCU: These bits can be only be written when control bit ESM_MCU_START=0. 0b = Level Mode 1b = PWM Mode                                                                                                                                                                                                                                                                                       |
| 6   | ESM_MCU_EN             | R/W  | 0b    | ESM_MCU enable configuration bit: These bits can be only be written when control bit ESM_MCU_START=0. (Default from NVM memory) 0b = ESM_MCU disabled. MCU can set ENABLE_DRV bit to 1 if all other interrupt bits are cleared 1b = ESM_MCU enabled. MCU can set ENABLE_DRV bit to 1 if: - bit ESM_MCU_START=1, and - (ESM_MCU_FAIL_INT=0 or ESM_MCU_ENDRV=0), and - ESM_MCU_RST_INT=0, and - all other interrupt bits are cleared |
| 5   | ESM_MCU_ENDRV          | R/W  | 0b    | Configuration bit to select ENABLE_DRV clear on ESM-error for ESM_MCU: These bits can be only be written when control bit ESM_MCU_START=0.  0b = ENABLE_DRV not cleared when ESM_MCU_FAIL_INT=1 1b = ENABLE_DRV cleared when ESM_MCU_FAIL_INT=1                                                                                                                                                                                    |
| 4   | RESERVED               | R/W  | 0b    |                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3:0 | ESM_MCU_ERR_CNT_T<br>H | R/W  | 0b    | Configuration bits for the threshold of the ESM_MCU error-counter. The ESM_MCU starts the Error Handling Procedure (see Section 4.17.1) if ESM_MCU_ERR_CNT[4:0] > ESM_MCU_ERR_CNT_TH[3:0]. These bits can be only be written when control bit ESM_MCU_START=0.                                                                                                                                                                     |



### 8.16.1.108 ESM\_MCU\_HMAX\_REG Register (Offset = 0x93) [Reset = 0x00]

ESM\_MCU\_HMAX\_REG is shown in Figure 8-164 and described in Table 8-128.

Return to the Table 8-19.

### Figure 8-164. ESM\_MCU\_HMAX\_REG Register



### Table 8-128. ESM\_MCU\_HMAX\_REG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                   |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ESM_MCU_HMAX | R/W  | 0b    | These bits configure the maximum high-pulse time-threshold (tHIGH_MAX_TH) for ESM_MCU (see Error Signal Monitor chapter). These bits can be only be written when control bit ESM_MCU_START=0. |



### 8.16.1.109 ESM\_MCU\_HMIN\_REG Register (Offset = 0x94) [Reset = 0x00]

ESM\_MCU\_HMIN\_REG is shown in Figure 8-165 and described in Table 8-129.

Return to the Table 8-19.

### Figure 8-165. ESM\_MCU\_HMIN\_REG Register



### Table 8-129. ESM\_MCU\_HMIN\_REG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                   |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ESM_MCU_HMIN | R/W  | 0b    | These bits configure the minimum high-pulse time-threshold (tHIGH_MIN_TH) for ESM_MCU (see Error Signal Monitor chapter). These bits can be only be written when control bit ESM_MCU_START=0. |



### 8.16.1.110 ESM\_MCU\_LMAX\_REG Register (Offset = 0x95) [Reset = 0x00]

ESM\_MCU\_LMAX\_REG is shown in Figure 8-166 and described in Table 8-130.

Return to the Table 8-19.

## Figure 8-166. ESM\_MCU\_LMAX\_REG Register



#### Table 8-130. ESM\_MCU\_LMAX\_REG Register Field Descriptions

| Bi  | it | Field        | Туре | Reset | Description                                                                                                                                                                                 |
|-----|----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | 0  | ESM_MCU_LMAX | R/W  | 0b    | These bits configure the maximum low-pulse time-threshold (tLOW_MAX_TH) for ESM_MCU (see Error Signal Monitor chapter). These bits can be only be written when control bit ESM_MCU_START=0. |



### 8.16.1.111 ESM\_MCU\_LMIN\_REG Register (Offset = 0x96) [Reset = 0x00]

ESM\_MCU\_LMIN\_REG is shown in Figure 8-167 and described in Table 8-131.

Return to the Table 8-19.

#### Figure 8-167. ESM\_MCU\_LMIN\_REG Register



#### Table 8-131. ESM\_MCU\_LMIN\_REG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                 |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ESM_MCU_LMIN | R/W  | 0b    | These bits configure the minimum low-pulse time-threshold (tLOW_MAX_TH) for ESM_MCU (see Error Signal Monitor chapter). These bits can be only be written when control bit ESM_MCU_START=0. |



### 8.16.1.112 ESM\_MCU\_ERR\_CNT\_REG Register (Offset = 0x97) [Reset = 0x00]

ESM\_MCU\_ERR\_CNT\_REG is shown in Figure 8-168 and described in Table 8-132.

Return to the Table 8-19.

#### Figure 8-168. ESM\_MCU\_ERR\_CNT\_REG Register



#### Table 8-132. ESM\_MCU\_ERR\_CNT\_REG Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                  |
|-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | RESERVED        | R    | 0b    |                                                                                                                                                              |
| 4:0 | ESM_MCU_ERR_CNT | R    |       | Status bits to indicate the value of the ESM_MCU Error-Counter. The device clears these bits when ESM_MCU_START bit is 0, or when the device resets the MCU. |



### 8.16.1.113 REGISTER\_LOCK Register (Offset = 0xA1) [Reset = 0x00]

REGISTER\_LOCK is shown in Figure 8-169 and described in Table 8-133.

Return to the Table 8-19.

#### Figure 8-169. REGISTER\_LOCK Register



#### Table 8-133. REGISTER\_LOCK Register Field Descriptions

| Bit | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                                                                              |
|-----|--------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | RESERVED                 | R/W  | 0b    |                                                                                                                                                                                                                                                                                                          |
| 0   | REGISTER_LOCK_STAT<br>US | R/W  | 0b    | Unlocking registers: write 0x9B to this address. Locking registers: write anything else than 0x9B to this address. Written 8 bit data to this address is not stored, only lock status can be read. REGISTER_LOCK_STATUS bit shows the lock status: 0b = Registers are unlocked 1b = Registers are locked |

Submit Document Feedback



### 8.16.1.114 CUSTOMER\_NVM\_ID\_REG Register (Offset = 0xA7) [Reset = 0x00]

CUSTOMER\_NVM\_ID\_REG is shown in Figure 8-170 and described in Table 8-134.

Return to the Table 8-19.

Figure 8-170. CUSTOMER\_NVM\_ID\_REG Register



#### Table 8-134. CUSTOMER\_NVM\_ID\_REG Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                   |
|-----|-----------------|------|-------|---------------------------------------------------------------|
| 7:0 | CUSTOMER_NVM_ID | R/W  | 0b    | Initiate a soft reboot by triggering a PFSM orderly shutdown. |



#### 8.16.1.115 VMON\_CONF Register (Offset = 0xA8) [Reset = 0x00]

VMON\_CONF is shown in Figure 8-171 and described in Table 8-135.

Return to the Table 8-19.

#### Figure 8-171. VMON\_CONF Register



#### Table 8-135. VMON\_CONF Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                              |
|-----|-----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED        | R/W  | 0b    |                                                                                                                                                                                                                                                                                          |
| 5:3 | VMON2_SLEW_RATE | R/W  | Ob    | Voltage slew-rate for VMON2 pin. Setting is used to calculate OV/UV monitoring delays.  0b = 33 mV/µs  1b = 20 mV/µs  10b = 10 mV/µs  11b = 5.0 mV/µs  100b = 2.5 mV/µs  101b = 1.3 mV/µs  110b = 0.63 mV/µs  111b = 0.31 mV/µs                                                          |
| 2:0 | VMON1_SLEW_RATE | R/W  | Ob    | Voltage slew-rate for VMON1 pin. Setting is used to calculate OV/UV monitoring delays.<br>0b = 33 mV/ $\mu$ s   1b = 20 mV/ $\mu$ s   10b = 10 mV/ $\mu$ s   11b = 5.0 mV/ $\mu$ s   100b = 2.5 mV/ $\mu$ s   101b = 1.3 mV/ $\mu$ s   110b = 0.63 mV/ $\mu$ s   111b = 0.31 mV/ $\mu$ s |

## 8.16.1.116 INT\_SPI\_STATUS Register (Offset = 0xA9) [Reset = 0x00]

INT\_SPI\_STATUS is shown in Figure 8-172 and described in Table 8-136.

Return to the Table 8-19.

#### Figure 8-172. INT\_SPI\_STATUS Register

| 7        | 6                      | 5                      | 4                      | 3                     | 2               | 1        | 0           |
|----------|------------------------|------------------------|------------------------|-----------------------|-----------------|----------|-------------|
| RESERVED | COMM_ADR_E<br>RR_SWINT | COMM_CRC_E<br>RR_SWINT | COMM_FRM_E<br>RR_SWINT | ESM_MCU_PIN<br>_SWINT | TWARN_SWIN<br>T | WD_SWINT | EN_DRV_STAT |
| R/W-0b   | R/W1C-0b               | R/W1C-0b               | R/W1C-0b               | R/W1C-0b              | R/W1C-0b        | R/W1C-0b | R-0b        |

#### Table 8-136. INT\_SPI\_STATUS Register Field Descriptions

| Bit | Field                  | Туре  | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-----|------------------------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | RESERVED               | R/W   | 0b    |                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 6   | COMM_ADR_ERR_SWIN<br>T | R/W1C | 0b    | Latched status bit indicating that SPI (or I2C1) write to non-existing, protected or read-only register address, or read from non-existing register address has been detected.  CRC on I2C/SPI must be enabled (I2C1_SPI_CRC_EN=1 - NVM default bit) is required to generate the error-indication with this status bit  This interrupt bit cannot be masked with the COMM_ADR_ERR_MASK bit  Write 1 to clear interrupt. |  |
| 5   | COMM_CRC_ERR_SWIN T    | R/W1C | 0b    | Latched status bit indicating that SPI (or I2C1) CRC error has be detected.  CRC on I2C/SPI must be enabled (I2C1_SPI_CRC_EN=1 - NVN default bit) is required to generate the error-indication with this st bit  This interrupt bit cannot be masked with the COMM_CRC_ERR_MASK bit  Write 1 to clear interrupt.                                                                                                        |  |
| 4   | COMM_FRM_ERR_SWIN<br>T | R/W1C | 0b    | Latched status bit indicating that SPI frame error has been detected. Write 1 to clear interrupt.                                                                                                                                                                                                                                                                                                                       |  |
| 3   | ESM_MCU_PIN_SWINT      | R/W1C | 0b    | Latched status bit indicating that MCU ESM fault has been detected. Write 1 to clear interrupt.                                                                                                                                                                                                                                                                                                                         |  |
| 2   | TWARN_SWINT            | R/W1C | 0b    | Latched status bit indicating that the die junction temperature has exceeded the thermal warning level. The actual status of the thermal warning is indicated by TWARN_STAT bit in STAT_MISC register. Write 1 to clear interrupt.                                                                                                                                                                                      |  |
| 1   | WD_SWINT               | R/W1C | 0b    | Latched status bit indicating that Watchdog error has been detected. This bit is cleared by writing 1 when WD_RST_INT, WD_FAIL_INT and WD_LONGWIN_TIMEOUT_INT are cleared.                                                                                                                                                                                                                                              |  |
| 0   | EN_DRV_STAT            | R     | 0b    | State of EN_DRV pin.                                                                                                                                                                                                                                                                                                                                                                                                    |  |



### 8.16.1.117 SOFT\_REBOOT\_REG Register (Offset = 0xAB) [Reset = 0x00]

SOFT\_REBOOT\_REG is shown in Figure 8-173 and described in Table 8-137.

Return to the Table 8-19.

#### Figure 8-173. SOFT\_REBOOT\_REG Register



#### Table 8-137. SOFT\_REBOOT\_REG Register Field Descriptions

|   | Bit | Field       | Туре        | Reset | Description                                                          |
|---|-----|-------------|-------------|-------|----------------------------------------------------------------------|
| Γ | 7:1 | RESERVED    | R/W         | 0b    |                                                                      |
|   | 0   | SOFT_REBOOT | R/WSelfClrF | 0b    | Write 1 to request a soft reboot. This bit is automatically cleared. |

Submit Document Feedback

# 8.16.1.118 STARTUP\_CTRL Register (Offset = 0xC3) [Reset = 0x00]

STARTUP\_CTRL is shown in Figure 8-174 and described in Table 8-138.

Return to the Table 8-19.

#### Figure 8-174. STARTUP\_CTRL Register

|                        |        |        |           |                    | •                               |       |      |
|------------------------|--------|--------|-----------|--------------------|---------------------------------|-------|------|
| 7                      | 6      | 5      | 4         | 3                  | 2                               | 1     | 0    |
| FIRST_START<br>UP_DONE | STARTU | P_DEST | FAST_BIST | LP_STANDBY_<br>SEL | SKIP_LP_STAN<br>DBY_EE_REA<br>D | RESER | VVED |
| R/W-0b                 | R/W    | -0b    | R/W-0b    | R/W-0b             | R/W-0b                          | R/W-  | 0b   |

#### Table 8-138. STARTUP\_CTRL Register Field Descriptions

|     | Table 0-130. STANTOF_CTIC Register Field Descriptions |      |       |                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-----|-------------------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Field                                                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 7   | FIRST_STARTUP_DONE                                    | R/W  | 0b    | Control for register reset and EEPROM read at INIT state. See "Register Resets and EEPROM read at INIT state" chapter for operation. Note that SKIP_LP_STANDBY_EE_READ affects the operation when transitioning from LP_STANDBY to INIT. 0b = Conf_registers are reset and default values are loaded from EEPROM 1b = Conf_registers stay unchanged |  |  |  |
| 6:5 | STARTUP_DEST                                          | R/W  | 0b    | FSM start-up destination select.  0b = STANDBY/LP_STANDBY based on LP_STANDBY_SEL  1b = Reserved  10b = MCU_ONLY  11b = ACTIVE                                                                                                                                                                                                                      |  |  |  |
| 4   | FAST_BIST                                             | R/W  | Ob    | FAST_BIST  0b = Logic and analog BIST is run at BOOT BIST.  1b = Only analog BIST is run at BOOT BIST.                                                                                                                                                                                                                                              |  |  |  |
| 3   | LP_STANDBY_SEL                                        | R/W  | Ob    | Control to enter low power standby state:  0b = Normal standby state is used.  1b = Low power standby state is used as standby state.                                                                                                                                                                                                               |  |  |  |
| 2   | SKIP_LP_STANDBY_EE_<br>READ                           | R/W  | 0b    | Control for regmap and regmap_rtc register resets and EEPROM read:  0b = register reset and EEPROM read are controlled by FIRST_STARTUP_DONE bit  1b = registers stay unchanged (no reset or EEPROM read)                                                                                                                                           |  |  |  |
| 1:0 | RESERVED                                              | R/W  | 0b    |                                                                                                                                                                                                                                                                                                                                                     |  |  |  |



### 8.16.1.119 SCRATCH\_PAD\_REG\_1 Register (Offset = 0xC9) [Reset = 0x00]

SCRATCH\_PAD\_REG\_1 is shown in Figure 8-175 and described in Table 8-139.

Return to the Table 8-19.

## Figure 8-175. SCRATCH\_PAD\_REG\_1 Register



#### Table 8-139. SCRATCH\_PAD\_REG\_1 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                  |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | SCRATCH_PAD_1 | R/W  |       | Scratchpad for temporary data storage. The register is reset when VINT is disabled. The data is maintained when VINT regulator is enabled, for example during STANDBY state and not during LP_STANDBY state. |

Submit Document Feedback

TEXAS INSTRUMENTS www.ti.com

#### 8.16.1.120 SCRATCH\_PAD\_REG\_2 Register (Offset = 0xCA) [Reset = 0x00]

SCRATCH\_PAD\_REG\_2 is shown in Figure 8-176 and described in Table 8-140.

Return to the Table 8-19.

## Figure 8-176. SCRATCH\_PAD\_REG\_2 Register



#### Table 8-140. SCRATCH\_PAD\_REG\_2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                  |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | SCRATCH_PAD_2 | R/W  |       | Scratchpad for temporary data storage. The register is reset when VINT is disabled. The data is maintained when VINT regulator is enabled, for example during STANDBY state and not during LP_STANDBY state. |



### 8.16.1.121 SCRATCH\_PAD\_REG\_3 Register (Offset = 0xCB) [Reset = 0x00]

SCRATCH\_PAD\_REG\_3 is shown in Figure 8-177 and described in Table 8-141.

Return to the Table 8-19.

## Figure 8-177. SCRATCH\_PAD\_REG\_3 Register



#### Table 8-141. SCRATCH\_PAD\_REG\_3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                  |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | SCRATCH_PAD_3 | R/W  | 0b    | Scratchpad for temporary data storage. The register is reset when VINT is disabled. The data is maintained when VINT regulator is enabled, for example during STANDBY state and not during LP_STANDBY state. |

Submit Document Feedback



### 8.16.1.122 SCRATCH\_PAD\_REG\_4 Register (Offset = 0xCC) [Reset = 0x00]

SCRATCH\_PAD\_REG\_4 is shown in Figure 8-178 and described in Table 8-142.

Return to the Table 8-19.

## Figure 8-178. SCRATCH\_PAD\_REG\_4 Register



#### Table 8-142. SCRATCH\_PAD\_REG\_4 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                  |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | SCRATCH_PAD_4 | R/W  | Ob    | Scratchpad for temporary data storage. The register is reset when VINT is disabled. The data is maintained when VINT regulator is enabled, for example during STANDBY state and not during LP_STANDBY state. |



### 8.16.1.123 PFSM\_DELAY\_REG\_1 Register (Offset = 0xCD) [Reset = 0x00]

PFSM\_DELAY\_REG\_1 is shown in Figure 8-179 and described in Table 8-143.

Return to the Table 8-19.

## Figure 8-179. PFSM\_DELAY\_REG\_1 Register



#### Table 8-143. PFSM\_DELAY\_REG\_1 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                              |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------|
| 7:0 | PFSM_DELAY1 | R/W  | 0b    | Generic delay1 for PFSM use. The step size is defined by PFSM_DELAY_STEP bits. (Default from NVM memory) |

Submit Document Feedback



### 8.16.1.124 PFSM\_DELAY\_REG\_2 Register (Offset = 0xCE) [Reset = 0x00]

PFSM\_DELAY\_REG\_2 is shown in Figure 8-180 and described in Table 8-144.

Return to the Table 8-19.

## Figure 8-180. PFSM\_DELAY\_REG\_2 Register



#### Table 8-144. PFSM\_DELAY\_REG\_2 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                              |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------|
| 7:0 | PFSM_DELAY2 | R/W  | 0b    | Generic delay2 for PFSM use. The step size is defined by PFSM_DELAY_STEP bits. (Default from NVM memory) |



### 8.16.1.125 PFSM\_DELAY\_REG\_3 Register (Offset = 0xCF) [Reset = 0x00]

PFSM\_DELAY\_REG\_3 is shown in Figure 8-181 and described in Table 8-145.

Return to the Table 8-19.

## Figure 8-181. PFSM\_DELAY\_REG\_3 Register



#### Table 8-145. PFSM\_DELAY\_REG\_3 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                              |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------|
| 7:0 | PFSM_DELAY3 | R/W  |       | Generic delay3 for PFSM use. The step size is defined by PFSM_DELAY_STEP bits. (Default from NVM memory) |

Submit Document Feedback



### 8.16.1.126 PFSM\_DELAY\_REG\_4 Register (Offset = 0xD0) [Reset = 0x00]

PFSM\_DELAY\_REG\_4 is shown in Figure 8-182 and described in Table 8-146.

Return to the Table 8-19.

## Figure 8-182. PFSM\_DELAY\_REG\_4 Register



#### Table 8-146. PFSM\_DELAY\_REG\_4 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                              |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------|
| 7:0 | PFSM_DELAY4 | R/W  |       | Generic delay4 for PFSM use. The step size is defined by PFSM_DELAY_STEP bits. (Default from NVM memory) |



### 8.16.1.127 WD\_ANSWER\_REG Register (Offset = 0x401) [Reset = 0x00]

WD\_ANSWER\_REG is shown in Figure 8-183 and described in Table 8-147.

Return to the Table 8-19.

#### Figure 8-183. WD\_ANSWER\_REG Register



#### Table 8-147. WD\_ANSWER\_REG Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | WD_ANSWER | R/W  | ОЬ    | MCU answer byte. The MCU must write the expected reference Answer-x into this register.  Each watchdog question requires four answer bytes: - Three answer bytes (Answer-3, Answer-2, Answer-1) must be written in Window-1 The fourth (final) answer-byte (Answer-0) must be written in Window-2. The number of written answer bytes is tracked with the WD_ANSW_CNT counter in the WD_QUESTION_ANSW_CNT register. These bits only apply for Watchdog in Q&A mode. |

Submit Document Feedback



### 8.16.1.128 WD\_QUESTION\_ANSW\_CNT Register (Offset = 0x402) [Reset = 0x3C]

WD\_QUESTION\_ANSW\_CNT is shown in Figure 8-184 and described in Table 8-148.

Return to the Table 8-19.

#### Figure 8-184. WD\_QUESTION\_ANSW\_CNT Register

| 7                    | 6 | 5     | 4 | 3           | 2    | 1   | 0 |
|----------------------|---|-------|---|-------------|------|-----|---|
| RESERVED WD_ANSW_CNT |   |       |   | WD_QUESTION |      |     |   |
| R-0                  | b | R-11b |   |             | R-11 | 00b |   |

#### Table 8-148. WD\_QUESTION\_ANSW\_CNT Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                           |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED    | R    | 0b    |                                                                                                                                                                       |
| 5:4 | WD_ANSW_CNT | R    | 11b   | Current, received watchdog-answer count state. These bits only apply for Watchdog in Q&A mode.                                                                        |
| 3:0 | WD_QUESTION | R    | 1100b | Watchdog question. The MCU must read (or calculate ) the current watchdog question value to generate correct answers. These bits only apply for Watchdog in Q&A mode. |



### 8.16.1.129 WD\_WIN1\_CFG Register (Offset = 0x403) [Reset = 0x7F]

WD\_WIN1\_CFG is shown in Figure 8-185 and described in Table 8-149.

Return to the Table 8-19.

## Figure 8-185. WD\_WIN1\_CFG Register



#### Table 8-149. WD\_WIN1\_CFG Register Field Descriptions

| Bit | Field    | Туре | Reset    | Description                                                                                                                                                          |
|-----|----------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED | R/W  | 0b       |                                                                                                                                                                      |
| 6:0 | WD_WIN1  | R/W  | 1111111b | These bits are for programming the duration of Watchdog Window-1 (see Watchdog chapter).  These bits can be only be written when the watchdog is in the Long Window. |

Product Folder Links: LP8764-Q1

Submit Document Feedback



# 8.16.1.130 WD\_WIN2\_CFG Register (Offset = 0x404) [Reset = 0x7F]

WD\_WIN2\_CFG is shown in Figure 8-186 and described in Table 8-150.

Return to the Table 8-19.

# Figure 8-186. WD\_WIN2\_CFG Register



#### Table 8-150. WD\_WIN2\_CFG Register Field Descriptions

| Bit | Field    | Туре | Reset    | Description                                                                                                                                                          |
|-----|----------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED | R/W  | 0b       |                                                                                                                                                                      |
| 6:0 | WD_WIN2  | R/W  | 1111111b | These bits are for programming the duration of Watchdog Window-2 (see Watchdog chapter).  These bits can be only be written when the watchdog is in the Long Window. |



### 8.16.1.131 WD\_LONGWIN\_CFG Register (Offset = 0x405) [Reset = 0xFF]

WD\_LONGWIN\_CFG is shown in Figure 8-187 and described in Table 8-151.

Return to the Table 8-19.

#### Figure 8-187. WD\_LONGWIN\_CFG Register



#### Table 8-151. WD\_LONGWIN\_CFG Register Field Descriptions

| Bit | Field      | Туре | Reset     | Description                                                                                                                                                                                      |
|-----|------------|------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | WD_LONGWIN | R/W  | 11111111b | These bits are for programming the duration of Watchdog Long Window (see Watchdog chapter). These bits can be only be written when the watchdog is in the Long Window. (Default from NVM memory) |

## 8.16.1.132 WD\_MODE\_REG Register (Offset = 0x406) [Reset = 0x02]

WD\_MODE\_REG is shown in Figure 8-188 and described in Table 8-152.

Return to the Table 8-19.

#### Figure 8-188. WD\_MODE\_REG Register



#### Table 8-152. WD\_MODE\_REG Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                                                                                                         |
|-----|-------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | RESERVED          | R/W  | 0b    |                                                                                                                                                                                                                                                                                     |
| 2   | WD_PWRHOLD        | R/W  | 0b    | Watchdog hold on. MCU can write this bit to 1. MCU needs to clear this bit to get out of the Long Window: 0b = watchdog goes out of the Long Window and starts the first watchdog-sequence when the configured Long Window time-interval elapses 1b = watchdog stays in Long Window |
| 1   | WD_MODE_SELECT    | R/W  | 1b    | Watchdog mode-select: MCU can set this to required value only when watchdog is in the Long Window. 0b = Trigger Mode 1b = Q&A mode.                                                                                                                                                 |
| 0   | WD_RETURN_LONGWIN | R/W  | 0b    | MCU can set this bit to put the watchdog from operating back to the Long Window (see Watchdog chapter):  0b = Watchdog continues operating  1b = Watchdog returns to Long-Window after completion of the current watchdog-sequence.                                                 |



### 8.16.1.133 WD\_QA\_CFG Register (Offset = 0x407) [Reset = 0x0A]

WD\_QA\_CFG is shown in Figure 8-189 and described in Table 8-153.

Return to the Table 8-19.

#### Figure 8-189. WD\_QA\_CFG Register



#### Table 8-153. WD\_QA\_CFG Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                                                                    |
|-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | WD_QA_FDBK       | R/W  | 0b    | Feedback configuration bits for the watchdog question. These bits control the sequence of the generated questions and respective reference answers (see Watchdog chapter).  These bits are only used for the watchdog in Q&A mode.  These bits can be only be written when the watchdog is in the Long Window. |
| 5:4 | WD_QA_LFSR       | R/W  | 0b    | LFSR-equation configuration bits for the watchdog question (see Watchdog chapter). These bits are only used for the watchdog in Q&A mode. These bits can be only be written when the watchdog is in the Long Window.                                                                                           |
| 3:0 | WD_QUESTION_SEED | R/W  | 1010b | The watchdog question-seed value (see Watchdog chapter). The MCU updates the question-seed value to generate a set of new questions. These bits can be only be written when the watchdog is in the Long Window.                                                                                                |

# 8.16.1.134 WD\_ERR\_STATUS Register (Offset = 0x408) [Reset = 0x00]

WD\_ERR\_STATUS is shown in Figure 8-190 and described in Table 8-154.

Return to the Table 8-19.

## Figure 8-190. WD\_ERR\_STATUS Register

| 7          | 6           | 5               | 4          | 3                 | 2                 | 1          | 0                          |
|------------|-------------|-----------------|------------|-------------------|-------------------|------------|----------------------------|
| WD_RST_INT | WD_FAIL_INT | WD_ANSW_ER<br>R | WD_SEQ_ERR | WD_ANSW_EA<br>RLY | WD_TRIG_EAR<br>LY | WD_TIMEOUT | WD_LONGWIN<br>_TIMEOUT_INT |
| R/W1C-0b   | R/W1C-0b    | R/W1C-0b        | R/W1C-0b   | R/W1C-0b          | R/W1C-0b          | R/W1C-0b   | R/W1C-0b                   |

#### Table 8-154. WD\_ERR\_STATUS Register Field Descriptions

| Bit | Field                      | Type  | Reset | Description                                                                                                                                                                |
|-----|----------------------------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 1.10.0                     |       |       | ·                                                                                                                                                                          |
| 7   | WD_RST_INT                 | R/W1C | Ob    | Latched status bit to indicate that the device went through warm reset due to WD_FAIL_CNT[3:0] > (WD_FAIL_TH[2:0] + WD_RST_TH[2:0]).  Write 1 to clear.                    |
| 6   | WD_FAIL_INT                | R/W1C | 0b    | Latched status bit to indicate that the watchdog has cleared the ENABLE_DRV bit due to WD_FAIL_CNT[3:0] > WD_FAIL_TH[2:0]. Write 1 to clear.                               |
| 5   | WD_ANSW_ERR                | R/W1C | Ob    | Latched status bit to indicate that the watchdog has detected an incorrect answer-byte. Write 1 to clear. This bit only applies for Watchdog in Q&A mode.                  |
| 4   | WD_SEQ_ERR                 | R/W1C | Ob    | Latched status bit to indicate that the watchdog has detected an incorrect sequence of the answer-bytes. Write 1 to clear. This bit only applies for Watchdog in Q&A mode. |
| 3   | WD_ANSW_EARLY              | R/W1C | Ob    | Latched status bit to indicate that the watchdog has received the final answer-byte in Window-1. Write 1 to clear. This bit only applies for Watchdog in Q&A mode.         |
| 2   | WD_TRIG_EARLY              | R/W1C | Ob    | Latched status bit to indicate that the watchdog has received the watchdog-trigger in Window-1. Write 1 to clear. This bit only applies for Watchdog in Trigger mode.      |
| 1   | WD_TIMEOUT                 | R/W1C | 0b    | Latched status bit to indicate that the watchdog has detected a time-<br>out event in the started watchdog sequence.<br>Write 1 to clear.                                  |
| 0   | WD_LONGWIN_TIMEOU<br>T_INT | R/W1C | 0b    | Latched status bit to indicate that device went through warm reset due to elapse of Long Window time-interval.  Write 1 to clear interrupt.                                |



## 8.16.1.135 WD\_THR\_CFG Register (Offset = 0x409) [Reset = 0xFF]

WD\_THR\_CFG is shown in Figure 8-191 and described in Table 8-155.

Return to the Table 8-19.

#### Figure 8-191. WD\_THR\_CFG Register

|           |        | • | _          | _ | • |           |   |
|-----------|--------|---|------------|---|---|-----------|---|
| 7         | 6      | 5 | 4          | 3 | 2 | 1         | 0 |
| WD_RST_EN | WD_EN  |   | WD_FAIL_TH |   |   | WD_RST_TH |   |
| R/W-1b    | R/W-1b |   | R/W-111b   |   |   | R/W-111b  |   |

#### Table 8-155. WD THR CFG Register Field Descriptions

| Bit | Field      | Туре | Reset  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 1.000      | -    | 110001 | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 7   | WD_RST_EN  | R/W  | 1b     | Watchdog reset configuration bit: This bit can be only be written when the watchdog is in the Long Window.  0b = No warm reset when WD_FAIL_CNT[3:0] > (WD_FAIL_TH[2:0] + WD_RST_TH[2:0])  1b = Warm reset when WD_FAIL_CNT[3:0] > (WD_FAIL_TH[2:0] + WD_RST_TH[2:0]).                                                                                                                                                                            |
| 6   | WD_EN      | R/W  | 1b     | Watchdog enable configuration bit: This bit can be only be written when the watchdog is in the Long Window. (Default from NVM memory) 0b = watchdog disabled. MCU can set ENABLE_DRV bit to 1 if all other interrupt status bits are cleared 1b = watchdog enabled. MCU can set ENABLE_DRV bit to 1 if: - watchdog is out of the Long Window - WD_FAIL_CNT[3:0] =< WD_FAIL_TH[2:0] - WD_FIRST_OK=1 - all other interrupt status bits are cleared. |
| 5:3 | WD_FAIL_TH | R/W  | 111b   | Configuration bits for the 1st threshold of the watchdog fail counter: Device clears ENABLE_DRV bit when WD_FAIL_CNT[3:0] > WD_FAIL_TH[2:0]. These bits can be only be written when the watchdog is in the Long Window.                                                                                                                                                                                                                           |
| 2:0 | WD_RST_TH  | R/W  | 111b   | Configuration bits for the 2nd threshold of the watchdog fail counter:  Device goes through warm reset when WD_FAIL_CNT[3:0] >  (WD_FAIL_TH[2:0] + WD_RST_TH[2:0]).  These bits can be only be written when the watchdog is in the Long Window.                                                                                                                                                                                                   |

### 8.16.1.136 WD\_FAIL\_CNT\_REG Register (Offset = 0x40A) [Reset = 0x20]

WD\_FAIL\_CNT\_REG is shown in Figure 8-192 and described in Table 8-156.

Return to the Table 8-19.

#### Figure 8-192. WD\_FAIL\_CNT\_REG Register



#### Table 8-156. WD\_FAIL\_CNT\_REG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                          |
|-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED     | R    | 0b    |                                                                                                                                                                      |
| 6   | WD_BAD_EVENT | R    | 0b    | Status bit to indicate that the watchdog has detected a bad event in the current watchdog sequence.  The device clears this bit at the end of the watchdog sequence. |
| 5   | WD_FIRST_OK  | R    | 1b    | Status bit to indicate that the watchdog has detected a good event. The device clears this bit when the watchdog goes to the Long Window.                            |
| 4   | RESERVED     | R    | 0b    |                                                                                                                                                                      |
| 3:0 | WD_FAIL_CNT  | R    | 0b    | Status bits to indicate the value of the Watchdog Fail Counter. The device clears these bits when the watchdog goes to the Long Window.                              |



#### 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The device is a multi-phase step-down converter with four switcher cores, that can be configured to:

- · Single output four-phase regulator
- · Three-phase and one-phase regulators
- · Two-phase and two one-phase regulators
- · Four one-phase regulators or
- · Two 2-phase regulators

#### 9.2 Typical Applications

The five possible configurations are shown in the following figures.



Figure 9-1. 4-Phase Configuration

Submit Document Feedback





Figure 9-2. 3-Phase and 1-Phase Configuration



Figure 9-3. 2-Phase and Dual 1-Phase Configuration





Figure 9-4. Four 1-Phase configuration



Figure 9-5. Dual 2-Phase configuration



#### 9.2.1 Design Requirements

#### 9.2.1.1 Buck Inductor Selection

The buck inductors L<sub>1</sub>, L<sub>2</sub>, L<sub>3</sub>, and L<sub>4</sub> are shown in the Section 9.2. The inductance and DCR of the inductor affects the control loop of the buck regulator. TI recommends using inductors similar to those listed in Table 9-2. Pay attention to the saturation current and temperature rise current of the inductor. Check that the saturation current is higher than the peak current limit and the temperature rise current is higher than the maximum expected rms output current. DC resistance of the inductor must be minimized for good efficiency at high-current condition. The inductor AC loss (resistance) also affects conversion efficiency. Higher Q factor at switching frequency usually gives better efficiency at light load to middle load. Shielded inductors are preferred as they radiate less noise.

Inductors must be chosen based on the phase configuration, switching frequency, and output voltage. See table below for selecting inductance.

Phase f SW (MHz) V<sub>OUT</sub> (V) Inductance (nH) 2.2 470 Multiphase 0.3 - 1.94.4 220 0.3 - 3.341000 2.2 0.5 - 0.7 (DDR Termination) 470 Single Phase 0.3 - 1.9220 1.9 - 3.34 470

Table 9-1. Inductor Selection Table

Recommended inductors based on these requirements are shown below.

| Table 0-2 | Recommended Inductors |  |
|-----------|-----------------------|--|
| 1201E 9-/ | Recommended inductors |  |

| Table 3-2. Recommended inductors |                          |               |                              |                                                                                                      |                            |  |  |  |
|----------------------------------|--------------------------|---------------|------------------------------|------------------------------------------------------------------------------------------------------|----------------------------|--|--|--|
| MANUFACTURER                     | PART NUMBER              | VALUE         | DIMENSIONS<br>L × W × H (mm) | RATED DC CURRENT,<br>I <sub>SAT</sub> typical (maximum) / I <sub>TEMP</sub><br>typical (maximum) (A) | DCR typical (maximum) (mΩ) |  |  |  |
| TDK                              | TFM322512ALMA1R0<br>MTAA | 1.0 µH (20%)  | 3.2 × 2.5 × 1.2              | 5.1 (4.6) / 4.4 (4.0)                                                                                | 30 (37)                    |  |  |  |
| Murata                           | DFE322520FD-1R0M=<br>P2  | 1.0 µH (20%)  | 3.2 × 2.5 × 2.0              | - (7.5) / - (4.1)                                                                                    | - (22)                     |  |  |  |
| TDK                              | TFM322512ALMAR47<br>MTAA | 0.47 µH (20%) | 3.2 × 2.5 × 1.2              | 7.6 (6.9) / 6.1 (5.3)                                                                                | 16 (21)                    |  |  |  |
| TDK                              | TFM252012ALMAR47<br>MTAA | 0.47 µH (20%) | 2.5 × 2.0 × 1.2              | 6.5 (5.8) / 5.6 (4.9)                                                                                | 19 (24)                    |  |  |  |
| TDK                              | TFM201610ALMAR47<br>MTAA | 0.47 µH (20%) | 2.0 × 1.6 × 1.0              | 5.0 (4.5) / 4.5 (3.9)                                                                                | 28 (39)                    |  |  |  |
| Murata                           | DFE252012PD-R47M         | 0.47 µH (20%) | 2.5 × 2.0 × 1.2              | - (5.2) / - (4) <sup>(1)</sup>                                                                       | - (27)                     |  |  |  |
| Murata                           | DFE2HCAHR47MJ0           | 0.47 µH (20%) | 2.5 × 2.0 × 1.2              | - (5.1) / - (4.5)                                                                                    | 19 (25)                    |  |  |  |
| TDK                              | TFM322512ALMAR22<br>MTAA | 0.22 µH (20%) | 3.2 × 2.5 × 1.2              | 10 (9.5) / 9.5 (7.3)                                                                                 | 6 (11)                     |  |  |  |
| TDK                              | TFM252012ALMA            | 0.22 µH (20%) | 2.5 × 2.0 × 1.2              | 9 (8) / 8.5 (6.7)                                                                                    | 8 (13)                     |  |  |  |
| TDK                              | TFM201610ALMAR24<br>MTAA | 0.24 µH (20%) | 2.0 × 1.6 × 1.0              | 6.5 (5.9) / 6.2 (5.0)                                                                                | 15 (23)                    |  |  |  |
| Murata                           | DFE2MCAHR24MJ0           | 0.24 µH (20%) | 2.5 × 2.0 × 1.2              | - (5.0) / - (4.2)                                                                                    | - (25)                     |  |  |  |

<sup>(1)</sup> Operating temperature range is up to 125°C including self temperature rise.

#### 9.2.1.2 Buck Input Capacitor Selection

The buck input capacitors  $C_{IN1}$ ,  $C_{IN2}$ ,  $C_{IN3}$ , and  $C_{IN4}$  are shown in the Section 9.2. A ceramic input bypass capacitor of 10  $\mu$ F is required for each phase of the regulator. Place the input capacitor as close as possible to the PVIN\_Bx pin and PGND pin of the device. A larger value or higher voltage rating improves the input voltage filtering. Use X7R type of capacitors, not Y5V or F. DC bias characteristics capacitors must be considered, minimum effective input capacitance to ensure good performance is 3  $\mu$ F per buck input at maximum input voltage including tolerances and ambient temperature range. See Table 9-3.

The input filter capacitor supplies current to the high-side FET switch in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor's low ESR provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select an input filter capacitor with sufficient ripple current rating. In addition ferrite can be used in front of the input capacitor to reduce the EMI.

For optimal performance, additional 1  $\mu$ F 3-terminal input capacitors are required. Buck1 and buck2 can share one 3-T capacitor and buck3 and buck4 can share one 3-T capacitor. See Table 9-3 .

| MANUFACTURER | PART NUMBER              | VALUE       | CASE SIZE | DIMENSIONS L × W × H (mm) | VOLTAGE RATING |  |  |
|--------------|--------------------------|-------------|-----------|---------------------------|----------------|--|--|
| Murata       | GCM21BR71A106KE22        | 10 μF (10%) | 0805      | 2 × 1.25 × 1.25           | 10 V           |  |  |
| TDK          | CGA4J1X7S1C106K125A<br>B | 10 μF (10%) | 0805      | 2 × 1.25 × 1.25           | 10 V           |  |  |
| Murata       | NFM18HC105C1C3 (3-T)     | 1 µF (20%)  | 0603      | 1.6 × 0.8 × 0.7           | 16 V           |  |  |
| TDK          | YFF18AC0J105M (3-T)      | 1 µF (20%)  | 0603      | 1.6 × 0.8 × 0.6           | 6.3 V          |  |  |

Table 9-3. Recommended Input Capacitors (X7R Dielectric)

#### 9.2.1.3 Buck Output Capacitor Selection

The buck output capacitors  $C_{OUT1}$ ,  $C_{OUT2}$ ,  $C_{OUT3}$ , and  $C_{OUT4}$  are shown in Section 9.2. Use ceramic local output capacitors, X7R or X7T types; do not use Y5V or F. DC bias voltage characteristics of ceramic capacitors must be considered. The output filter capacitor smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR and ESL to perform these functions. Minimum effective output capacitance (including the DC voltage roll-off, tolerances, aging and temperature effects) is defined in Electrical Characteristics table for different buck configurations.

The output voltage ripple is caused by the charging and discharging of the output capacitor and also due to its  $R_{ESR}$ . The  $R_{ESR}$  is frequency dependent (as well as temperature dependent); make sure the value used for selection process is at the switching frequency of the part. See Table 9-4.

POL capacitors ( $C_{POL1}$ ,  $C_{POL2}$ ,  $C_{POL3}$ ,  $C_{POL4}$ ) can be used to improve load transient performance and to decrease the ripple voltage. A higher output capacitance improves the load step behavior and reduces the output voltage ripple as well as decreases the PFM switching frequency. Note that the output capacitor may be the limiting factor in the output voltage ramp and the maximum total output capacitance listed in electrical characteristics must not be exceeded. At shutdown the output voltage is discharged to 0.15 V level using forced-PWM operation. The discharging of the output capacitor can increase the input voltage if the load current is small and the output capacitor is large. Below 0.15 V level the output capacitor is discharged by the internal discharge resistor and with large capacitor more time is required to settle  $V_{OUT}$  down as a consequence of the increased time constant.

Table 9-4. Recommended Output Capacitors (X7R or X7T Dielectric)

| MANUFACTURER | PART NUMBER              | VALUE       | CASE SIZE | DIMENSIONS L × W × H (mm) | VOLTAGE RATING |
|--------------|--------------------------|-------------|-----------|---------------------------|----------------|
| Murata       | GCM32EC71A476KE02        | 47 μF (10%) | 1210      |                           | 10 V           |
| TDK          | CGA6P1X7S1A476M250A<br>C | 47 µF (20%) | 1210      |                           | 10 V           |
| Murata       | GCM32ER70J476ME19        | 47 μF (20%) | 1210      | 3.2 × 2.5 × 2.5           | 6.3 V          |
| TDK          | CGA6P1X7S0J476M250A<br>C | 47 µF (20%) | 1210      |                           | 6.3 V          |
| TDK          | CGA5L1X7T0G476M          | 47 μF (20%) | 1206      |                           | 4 V            |
| Murata       | GCM31CR71A226KE02        | 22 µF (10%) | 1206      | 3.2 × 1.6 × 1.6           | 10 V           |
| TDK          | CGA5L1X7S1A226M160A<br>C | 22 µF (20%) | 1206      |                           | 10 V           |
| Murata       | GCM21BD70J226ME36        | 22 µF (20%) | 0805      | 2.0 × 1.25 × 1.25         | 6.3 V          |
| TDK          | CGA4J1X7T0J226M          | 22 µF (20%) | 0805      |                           | 6.3 V          |
| Murata       | NFM18HC106D0G (3-T)      | 10 μF (20%) | 0603      | 1.6 × 0.8 × 1.25          | 4 V            |

Every buck output requires a local output capacitor to form the capacitive part of the LC output filter. These local output capacitors must be placed as close to the inductor as possible to minimize electromagnetic emissions. See Section 11.1 for more information about component placement.

To achieve better ripple and transient performance, additional capacitors are recommended to compensate the parasitic impedances due to board routing and provide faster transient response to a load step. These caps are placed close to the point of load (POL). POL capacitor usage varies based on the application and generally follows the SoC or FPGA input capacitor requirements. Low ESL 3-terminal caps are recommended, as their high performance can help reduce the total number of capacitors required which simplifies board layout design and saves board area. They also help to reduce the total cost of the solution.

Figure 9-6 is an example power distribution network (PDN) of local and POL caps at the output of a buck for optimal ripple and transient performance. Table 9-5 lists the local and POL capacitors used to validate the buck transient and ripple performance specified in the parametric table. Table 9-6 lists the actual capacitor part numbers used for the different use case tests. It is recommended to simulate and validate that the capacitor network chosen for a particular design meets the desired requirements as these are provided as guidelines.



Figure 9-6. Buck Regulators Power Distribution Network (PDN)



Table 9-5. Local and POL Capacitors and Inductors used for Buck Use Case Simulations and Validations

| Use<br>Case # | Use Case Test<br>Condition | Fsw     | Phase<br>Config. | L       | C <sub>L</sub> per<br>phase | R <sub>PCB</sub> per phase1 | L <sub>PCB</sub> per phase2 | C <sub>POL1</sub> | C <sub>POL2</sub> |
|---------------|----------------------------|---------|------------------|---------|-----------------------------|-----------------------------|-----------------------------|-------------------|-------------------|
| 1             | 4.4 MHz MP Min C           | 4.4 MHz | 1 - 4 PH         | 220 nH  | 47 µF × 1                   | 8 mΩ                        | 2.5 nH                      | 10 μF × 4         |                   |
| 2             | 4.4 MHz MP Max C           | 4.4 MHz | 1 - 4 PH         | 220 nH  | 47 µF × 4                   | 8 mΩ                        | 2.5 nH                      | 10 μF × 2         |                   |
| 3             | 2.2 MHz MP Min C           | 2.2 MHz | 1 - 4 PH         | 470 nH  | 47 µF × 3                   | 8 mΩ                        | 2.5 nH                      | 10 μF × 4         |                   |
| 4             | 2.2 MHz MP Max C           | 2.2 MHz | 1 - 4 PH         | 470 nH  | 47 µF × 3                   | 8 mΩ                        | 2.5 nH                      | 10 μF × 4         | 680 µF × 1        |
| 5             | DDR VTT                    | 2.2 MHz | 1 PH             | 470 nH  | 22 µF × 1                   | 27 mΩ                       | 6 nH                        | 10 μF × 2         |                   |
| 6             | 4.4 MHz LC Min C           | 4.4 MHz | 1 PH             | 220 nH  | 22 µF × 1                   | 8 mΩ                        | 2.5 nH                      | 10 μF × 2         |                   |
| 7             | 4.4 MHz LC Max C           | 4.4 MHz | 1 PH             | 220 nH  | 47 µF × 1                   | 8 mΩ                        | 2.5 nH                      | 10 μF × 4         |                   |
| 8             | 4.4 MHz HV Min C           | 4.4 MHz | 1 PH             | 470 nH  | 47 µF × 1                   | 27 mΩ                       | 6 nH                        | 10 μF × 4         |                   |
| 9             | 4.4 MHz HV Max C           | 4.4 MHz | 1 PH             | 470 nH  | 47 µF × 2                   | 27 mΩ                       | 6 nH                        | 10 μF × 2         |                   |
| 10            | 2.2 MHz SP Min C           | 2.2 MHz | 1 PH             | 1000 nH | 47 µF × 3                   | 4.1 mΩ                      | 1.3 nH                      | 10 μF × 2         |                   |
| 11            | 2.2 MHz SP Max C           | 2.2 MHz | 1 PH             | 1000 nH | 100 μF × 4                  | 4.1 mΩ                      | 1.3 nH                      | 10 μF × 2         |                   |
| 12            | 5 Vin SP Min C             | 2.2 MHz | 1 PH             | 1000 nH | 47 µF × 3                   | 4.1 mΩ                      | 1.3 nH                      | 10 μF × 4         |                   |
| 13            | 5 Vin SP Max C             | 2.2 MHz | 1 PH             | 1000 nH | 47 µF × 3                   | 4.1 mΩ                      | 1.3 nH                      | 10 μF × 4         | 680 µF x 1        |

- 1. R<sub>PCB</sub> is the PCB wiring resistance between local and POL capacitors including both positive and negative paths. For multi-phase outputs the total resistance is divided by the number of phases.
- 2. L<sub>PCB</sub> is the PCB wiring inductance between local and POL capacitors including both positive and negative paths. For multi-phase outputs the total inductance is divided by the number of phases.

Power input and output wiring parasitic resistance and inductance must be minimized.

Table 9-6. Capacitor and Inductor Part Numbers in Buck Use Case Simulations and Validations

| Component           | Component<br>Value | Component Part Number         | Description                                                                             |  |  |
|---------------------|--------------------|-------------------------------|-----------------------------------------------------------------------------------------|--|--|
| C <sub>IN</sub> (1) | 1 μF               | NFM18HC105C1C3 <sup>(2)</sup> | MuRata 3-T Cap: 1.0 μF ±20% 16 V, X7S, 0603, -55°C to 125°C                             |  |  |
| C <sub>L</sub>      | 22 µF              | GCM31CR71A226KE02             | MuRata Cap: 22 μF±20%, 10 V, X7R, 1206, -55°C to 125°C                                  |  |  |
| C <sub>L</sub>      | 47 µF              | GCM32ER70J476ME19             | MuRata Cap: 47 μF ±20%, 6.3 V, X7R, 1210, -55°C to 125°C                                |  |  |
| C <sub>L</sub>      | 100 µF             | GCM32ED70G107M***             | MuRata Cap: 100 μF ±20%, 4 V, X5R, 1210, -55°C to 125°C                                 |  |  |
| C <sub>POL1</sub>   | 10 µF              | NFM18HC106D0G <sup>(2)</sup>  | MuRata 3-T Cap: 10.0 μF ±20% 4 V, X7S, 0603, -55°C to 125°C                             |  |  |
| C <sub>POL2</sub>   | 680 µF             | T510X687K006ATA023            | Kemet Cap: 680 μF ±20%, 6.3 V, Tantalum, 2917, -55°C to 125°C                           |  |  |
| L                   | 220 nH             | TFM322512ALMAR22MTAA          | TDK Inductor: 0.22 μH, 20 V, 13 mΩ DCR, 8.5A Isat, 6.7A Itemp, -55°C to 150°C           |  |  |
| L                   | 470 nH             | TFM322512ALMAR47MTAA          | TDK Inductor: 0.47 μH, 20 V, 24 mΩ DCR, 5.8A Isat, 4.9A Itemp, -55°C to 150°C           |  |  |
| L                   | 1 μΗ               | TFM322512ALMA1R0MTAA          | TDK Inductor: 1 $\mu$ H, 20 V, 30 m $\Omega$ DCR, 5.1A Isat, 4.4A Itemp, -55°C to 150°C |  |  |

One 3-T capacitor is shared with Buck1/Buck2 and Buck3/Buck4 inputs. Additional bulk capacitors are connected to PVIN\_x power supplies.

(2) Low ESL 3-terminal cap

9.2.1.4 LDO Output Capacitor Selection

A 2.2-µF capacitor is recommended for internal LDO output. See Table 9-7 for the specific part number of the recommended output capacitors.

Table 9-7. Recommended LDO Output Capacitors (1)

| MANUFACTURER | PART NUMBER          | VALUE             | EIA size code | SIZE (mm) |
|--------------|----------------------|-------------------|---------------|-----------|
| TDK          | CGA3E1X7S1C225M080AC | 2.2 μF, 16 V, X7S | 0603          | 1.6 × 0.8 |
| Murata       | GCM188R70J225KE22    | 2.2 μF, 16 V, X7R | 0603          | 1.6 × 0.8 |

<sup>(1)</sup> Component minimum and maximum tolerance values are specified in the electrical parameters section of each IP.

#### 9.2.1.5 VCCA Supply Filtering Components

The VCCA input is used to power LDOVINT internal regulator and other internal functions. The VCCA input pin is always connected in parallel with the buck input pins (PVIN\_Bx pins). See Table 9-8 for recommended components for VCCA input supply filtering.

Table 9-8. Recommended VCCA Supply Filtering Components

| MANUFACTURER | PART NUMBER          | VALUE  | CASE SIZE | DIMENSIONS L × W × H (mm) | VOLTAGE RATING<br>(V) |
|--------------|----------------------|--------|-----------|---------------------------|-----------------------|
| Murata       | GCM155C71A474KE36    | 470 nF | 0402      | 1.0 × 0.5 × 0.5           | 10                    |
| TDK          | CGA2B3X7S1A474K050BB | 470 nF | 0402      | 1.0 × 0.5 × 0.5           | 10                    |

#### Table 9-9. Recommended VIO Capacitor

| COMPONENT | MANUFACTURE<br>R | PART NUMBER          | VALUE                 | EIA SIZE CODE | SIZE (mm) | USED FOR VALIDATION |
|-----------|------------------|----------------------|-----------------------|---------------|-----------|---------------------|
| Capacitor | Murata           | GCM155C71A474KE36    | 0.47 μF, 10 V,<br>X7S | 0402          | 1.0 × 0.5 | Yes                 |
| Capacitor | TDK              | CGA2B3X7S1A474K050BB | 0.47 μF, 10 V,<br>X7S | 0402          | 1.0 × 0.5 | _                   |

#### 9.2.2 Detailed Design Procedure

The performance of the device depends greatly on the care taken in designing the printed circuit board (PCB). The use of low-inductance and low serial-resistance ceramic capacitors is strongly recommended, while correct grounding is crucial. Attention must be given to decoupling the power supplies. Decoupling capacitors must be connected close to the device and between the power and ground pins to support high peak currents being drawn from system power rail during turnon of the switching MOSFETs. Keep input and output traces as short as possible, because trace inductance, resistance, and capacitance can easily become the performance limiting items. The separate power pins PVIN\_Bx are not connected together internally. Connect the PVIN\_Bx power connections together outside the package using power plane construction.

#### 9.2.3 Voltage Scaling Precautions

Voltage scaling behavior depends on the set slew rate and output capacitance. Therefore there may be limitations on maximum capacitance with certain slew rate settings. Worst case over- and undershoot also depends on the phase margin of the buck converter. Good phase margin mitigates the over- and undershoot. Reducing the output voltage slew rate reduces the slew rate current thus reducing the worst case over- and undershoot.



Figure 9-7. Power stage

The following equations must be met to ensure the output voltage scaling with regulator switching frequency:

$$I_{SR\_vout} + I_{load\_max} \le I_{out\_max}$$
 (27)

$$I_{\text{out\_min}} \le I_{\text{load\_min}} - I_{\text{SR\_vout}}$$
 (28)

Where  $I_{SR\_vout} = SR_{Vout}C_{out}$ 



Figure 9-8. Voltage ramp

The worst case overshoot can be calculated with the following equations.

$$V_{\text{overshoot}} = \frac{t_{\text{lout\_scale\_down}I_{\text{SR\_vout}}}}{2C_{\text{out}}}$$
 (29)

Where 
$$t_{\text{Iout\_scale\_down}} = \frac{I_{\text{SR\_vout}}}{\text{SR}_{\text{Iout\_scale\_down}}}$$
 and  $\text{SR}_{\text{Iout\_scale\_down}} = \frac{V_{\text{out}}}{L_{\text{ind}}}$ .

After substitutions



$$V_{\text{overshoot}} = \frac{SR_{\text{Vout}}^2 C_{\text{out}} L_{\text{ind}}}{2V_{\text{out}}}$$
(30)



Figure 9-9. Overshoot

The worst case undershoot can be calculated with the following equations

$$V_{\text{undershoot}} = \frac{t_{\text{lout\_scale\_up}} I_{\text{SR\_vout}}}{2C_{\text{out}}}$$
(31)

Where 
$$t_{\rm Iout\_scale\_up} = \frac{I_{\rm SR\_vout}}{{\rm SR_{Iout\_scale\_up}}}$$
 and  ${\rm SR_{Iout\_scale\_up}} = \frac{v_{\rm in} - v_{\rm out}}{L_{\rm ind}}$ .

After substitutions

$$V_{\text{undershoot}} = \frac{\text{SR}_{\text{Vout}}^2 C_{\text{out}} L_{\text{ind}}}{2(V_{\text{in}} - V_{\text{out}})}$$
(32)



#### 9.2.4 Application Curves

 $V_{IN}$  = 3.3V,  $V_{OUT}$  = 1.0V,  $T_A$  = 25°C unless otherwise noted.

Efficiency results for other use cases can be estimated using PEET-GUI,





Figure 9-11. Efficiency with Different Phase Configurations. Auto Mode.



Figure 9-12. Efficiency in 2.2 MHz 4-Phase Mode



Figure 9-13. Efficiency in 4.4 MHz 4-Phase Mode



Figure 9-14. Efficiency in 2.2 MHz 4-Phase, Force **Multiphase Mode** 



Figure 9-15. Efficiency in 4.4MHz 4-Phase, Force **Multiphase Mode** 





Figure 9-16. Output Voltage Accuracy 2.2MHz. 4-Phase Mode.



Figure 9-17. Output Voltage Accuracy 2.2MHz. 4-Phase Mode.



Figure 9-18. Output Voltage Accuracy 4.4MHz
Single Phase Mode



Figure 9-19. Output Voltage Accuracy 4.4MHz
Single Phase Mode





Figure 9-21. Load Regulation, FPWM Mode



























### 10 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 2.8 V and 5.5 V. This input supply must be well regulated and able to withstand maximum input current and maintain stable voltage without voltage drop even at load transition condition. The resistance of the input supply rail must be low enough that the input current transient does not cause too high drop in the device supply voltage that can cause false UVLO fault triggering. If the input supply is located more than a few inches from the additional bulk capacitance of the device may be required in addition to the ceramic bypass capacitors.





### 11.1 Layout Guidelines

The high frequency and large switching currents of the device make the choice of layout important. Good power supply results only occur when care is given to correct design and layout. Layout affects noise pickup and generation and can cause a good design to perform with less-than-expected results. With a range of output currents from milliamps to 10 A and over, good power supply layout is much more difficult than most general PCB design. Use the following steps as a reference to ensure the device is stable and maintains correct voltage and current regulation across its intended operating voltage and current range.

- 1. Place C<sub>IN</sub> as close as possible to the PVIN\_Bx pin and the PGND pin. Route the V<sub>IN</sub> trace wide and thick to avoid IR drops. The trace between the positive node of the input capacitor and the PVIN\_Bx pins of the device, as well as the trace between the negative node of the input capacitor and power PGND pin, must be kept as short as possible. The input capacitance provides a low-impedance voltage source for the switching converter. The inductance of the connection is the most important parameter of a local decoupling capacitor parasitic inductance on these traces must be kept as small as possible for correct device operation. The parasitic inductance can be reduced by using a ground plane as close as possible to top layer by using thin dielectric layer between top layer and ground plane.
- The output filter, consisting of C<sub>OUT</sub> and L, converts the switching signal at SW\_Bx to the noiseless output voltage. The output filter must be placed as close as possible to the device keeping the switch node small, for best EMI behavior. Route the traces between the output capacitors of the device and the load direct and wide to avoid losses due to the IR drop.
- Input for analog blocks (VCCA and AGND) must be isolated from noisy signals. Connect VCCA directly to a
  quiet system voltage node and AGND to a quiet ground point where no IR drop occurs. Place the decoupling
  capacitor as close as possible to the VCCA pin.
- 4. If the processor load supports remote voltage sensing, connect the feedback pins FB\_Bx of the device to the respective sense pins on the processor. The sense lines are susceptible to noise. They must be kept away from noisy signals such as PGND, PVIN\_Bx, and SW\_Bx, as well as high bandwidth signals such as the I<sup>2</sup>C. Avoid both capacitive and inductive coupling by keeping the sense lines short, direct, and close to each other. Run the lines in a quiet layer. Isolate them from noisy signals by a voltage or ground plane if possible. Running the signal as a differential pair is recommended. If series resistors are used for load current measurement, place them after connection of the voltage feedback.
- 5. PGND, PVIN\_Bx, and SW\_Bx must be routed on thick layers. They must not surround inner signal layers, that are not able to withstand interference from noisy PGND, PVIN\_Bx and SW\_Bx.

Due to the small package of this converter and the overall small solution size, the thermal performance of the PCB layout is important. Many system-dependent parameters such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power dissipation limits of a given component. Proper PCB layout, focusing on thermal performance, results in lower die temperatures. Wide and thick power traces come with the ability to sink dissipated heat. The heat dissipation can be improved further on multi-layer PCB designs with vias to different planes, that results in reduced junction-to-ambient ( $R_{\theta JA}$ ) and junction-to-board ( $R_{\theta JB}$ ) thermal resistances and thereby reduces the device junction temperature,  $R_{\theta JA}$  and junction-to-board to perform of a careful system-level 2D or full 3D dynamic thermal analysis at the beginning product design process, by using a thermal modeling analysis software.



### 11.2 Layout Example





The output voltage rails are shorted together based on the buck configuration.

Figure 11-1. Device Board Layout

## 12 Device and Documentation Support

### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# **PACKAGE OUTLINE**

# RQK0032A

### VQFN-HR - 1 mm max height

PLASTIC QUAD FLATPACK-NO LEAD 5.1 4.9 Α В 0.1 MIN PIN 1 IDENTIFICATION 5.6 5.4 (0.05) -**SECTION A-A** TYPICAL 1 0.8 С SEATING PLANE 0.08 C 2X 4.125  $6X_{1.2}^{1.4}$ PKG 4X 0.5625  $4X_{0.75}^{0.95}$ - (0.2) TYP 4X 0.575 4X 0.85 0.65 24X 0.5 2.2±0.1 28X 0.3  $\mathsf{PKG}\, \mathbb{Q}$ 8X 1.3 **⊕** 0.1**M** C A B 0.05**M** C 4X 0.975 -0.7±0.1  $4X_{\,\,0.325}^{\,\,0.425}$ 4X 0.85 0.65 0.05(M) C A B 4X 0.625±0.1 PIN 1 ID (OPTIONAL) 4225338/B 07/2020

NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.



### **EXAMPLE BOARD LAYOUT**

### RQK0032A

### VQFN-HR - 1 mm max height



NOTES: (continued)

- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# RQK0032A

**VQFN-HR - 1 mm max height** 



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



www.ti.com 26-May-2023

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|-------------------------|---------|
| LP876411B4RQKRQ1 | ACTIVE     | VQFN-HR      | RQK                | 32   | 3000           | TBD      | Call TI                       | Call TI       | -40 to 125   | LP8764<br>11B4-Q1       | Samples |
| LP876411B5RQKRQ1 | ACTIVE     | VQFN-HR      | RQK                | 32   | 3000           | TBD      | Call TI                       | Call TI       | -40 to 125   | LP8764<br>11B5-Q1       | Samples |
| LP876441B1RQKRQ1 | ACTIVE     | VQFN-HR      | RQK                | 32   | 3000           | TBD      | Call TI                       | Call TI       | -40 to 125   | LP8764<br>41B1-Q1       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 26-May-2023

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated