







**[ADC12QJ1600-EP](https://www.ti.com/product/ADC12QJ1600-EP)**

[SBASAJ4A](https://www.ti.com/lit/pdf/SBASAJ4) – JUNE 2022 – REVISED DECEMBER 2022

**ADC12QJ1600-EP Quad Channel 1.6-GSPS, 12-Bit, Analog-to-Digital Converter (ADC) with JESD204C Interface**

# **1 Features**

<span id="page-0-0"></span>**TEXAS** 

**INSTRUMENTS** 

- High reliability enhanced product:
	- Controlled Baseline
	- One Assembly and Test Site
	- One Fabrication Site
	- –55°C to 125°C Temperature Range
	- Extended Product Life Cycle
	- Extended Product-Change Notification
	- Product Traceability
- ADC Core:
	- Resolution: 12 Bit
	- Maximum sampling rate: 1.6 GSPS
	- Non-interleaved architecture
	- Internal dither reduces high-order harmonics
	- Performance specifications (–1 dBFS):
	- SNR (100 MHz): 57.4 dBFS
	- ENOB (100 MHz): 9.1 Bits
	- SFDR (100 MHz): 64 dBc
	- Noise floor (–20 dBFS): –147 dBFS
- Full-scale input voltage: 800 mV<sub>PP-DIFF</sub>
- Full-power input bandwidth: 6 GHz
- JESD204C Serial data interface:
	- Support for 2 to 8 total SerDes lanes
	- Maximum baud-rate: 17.16 Gbps
	- 64B/66B and 8B/10B encoding modes
	- Subclass-1 support for deterministic latency
	- Compatible with JESD204B receivers
- Optional internal sampling clock generation – Internal PLL and VCO (7.2–8.2 GHz)
- SYSREF Windowing eases synchronization
- Four clock outputs simplify system clocking
	- Reference clocks for FPGA or adjacent ADC – Reference clock for SerDes transceivers
- Timestamp input and output for pulsed systems
- Power consumption (1 GSPS): 1.9W
- Power supplies: 1.1 V, 1.9 V

### **2 Applications**

- [Electronic warfare \(SIGINT, ELINT\)](http://www.ti.com/solution/electronic-warfare)
- [Satellite communications \(SATCOM\)](http://www.ti.com/solution/satellite-electrical-power-system-eps)
- GPS/GNSS Receivers
- RADAR

## **3 Description**

ADC12QJ1600-EP is a quad channel, 12-bit, 1.6 GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 12-bit resolution makes the device suited for a variety of multi-channel communications systems.

Full-power input bandwidth (-3 dB) of 6 GHz enables direct RF sampling of of L-band and S-band.

#### **Package Information**



(1) For all available packages, see the package option addendum at the end of the data sheet.



**Quad Channel Block Diagram**



# **Table of Contents**



# **4 Description (continued)**

A number of clocking features are included to relax system hardware requirements, such as an internal phaselocked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.

JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the single channel device), with SerDes baud-rates up to 17.16 Gbps, to allow the optimal configuration for each application.

## **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



<span id="page-2-0"></span>

## **6 Pin Configuration and Functions**







#### **Table 6-1. Pin Functions**





### **Table 6-1. Pin Functions (continued)**





#### **Table 6-1. Pin Functions (continued)**





#### **Table 6-1. Pin Functions (continued)**





# <span id="page-7-0"></span>**7 Specifications**

#### **7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under [Recommended Operating Conditions.](#page-8-0) Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) Measured to AGND.
- (3) Measured to PGND.
- (4) Measured to SE\_GND.
- (5) Measured to DGND.
- (6) Maximum voltage not to exceed VA11 absolute maximum rating.
- (7) Maximum voltage not to exceed VD11 absolute maximum rating.
- (8) Maximum voltage not to exceed VA19 absolute maximum rating.
- (9) Maximum voltage not to exceed VREFO absolute maximum rating.
- (10) Maximum voltage not to exceed VTRIG absolute maximum rating.
- (11) The 1.1-V supplies (VA11, VD11) must not be more than 0.5 V above any of the 1.9-V supplies (VA19, VPLL19, VREFO) or VTRIG (1.1 V or 1.9 V) during power up, normal operation or power down. See [Power Sequencing](#page-135-0) section.

## **7.2 ESD Ratings**



(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

<span id="page-8-0"></span>

# **7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) Die is designed for T<sub>j</sub> = 150 °C operation and for device and die metallization degradation up to 150,000 POH continuous operation at Tj = 125 °C. Prolonged use above a junction temperature of Tj =105 °C may, however, increase the package failure-in-time (FIT) rate.

(2) Measured to AGND.

(3) Measured to PGND.

- (4) Measured to DGND.
- (5) TI strongly recommends that CLK± be AC-coupled with DEVCLK\_LVPECL\_EN set to 0 to allow CLK± to self-bias to the optimal input common-mode voltage for best performance. TI recommends AC-coupling for SYSREF± unless DC-coupling is required, in which case, the LVPECL input mode must be used (SYSREF\_LVPECL\_EN = 1).

(6) TMSTP± does not have internal biasing that requires TMSTP± to be biased externally whether AC-coupled with TMSTP\_LVPECL\_EN = 0 or DC-coupled with TMSTP\_LVPECL\_EN= 1.

(7) The ADC output code saturates when  $V_{ID}$  for INA± or INB± exceeds the programmed full-scale voltage( $V_{FS}$ ) set by FS\_RANGE\_A for INA± or FS\_RANGE\_B for INB±.

#### **Thermal Information**



(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/SPRA953) application report.

## <span id="page-9-0"></span>**7.4 Electrical Characteristics: DC Specifications**





typical values at T」 = 50°C, VA19 = 1.9 V, VPLL19 = 1.9 V, VREFO = 1.9 V, VTRIG = 1.1V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (V<sub>FS</sub> = 0.8 V<sub>PP</sub>), f<sub>IN</sub> = 97 MHz, A<sub>IN</sub> = –1 dBFS, f<sub>CLK</sub> = 1.6 GHz, filtered 1-V<sub>PP</sub> sine-wave clock applied to CLK±, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating junction temperature range provided in the *[Recommended Operating Conditions](#page-8-0)* table



(1) TI recommends AC-coupling PLLREFO $\pm$  to the load device when PLLREFO $\pm$  is enabled.<br>(2) TI recommends AC-couping TRIGOUT $\pm$  to the load device when TRIGOUT $\pm$  is enabled a

(2) TI recommends AC-couping TRIGOUT± to the load device when TRIGOUT± is enabled and used as a clock output (from S-PLL). TRIGOUT± can be DC-coupled to the load device when TRIGOUT± is used as a trigger output (from TMSTP±).

## <span id="page-11-0"></span>**7.5 Electrical Characteristics: Power Consumption**



<span id="page-12-0"></span>

#### **7.5 Electrical Characteristics: Power Consumption (continued)**

Typical values at T<sub>J</sub> = 50°C, VA19 = 1.9 V, VPLL19 = 1.9 V, VREFO = 1.9 V, VTRIG = 1.1V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (V<sub>FS</sub> = 0.8 V<sub>PP</sub>), f<sub>IN</sub> = 97 MHz, A<sub>IN</sub> = –1 dBFS, f<sub>CLK</sub> = 1.6 GHz, filtered 1-V<sub>PP</sub> sine-wave clock applied to CLK±, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating junction temperature range provided in the *[Recommended Operating Conditions](#page-8-0)* table



(1) Low-power background (LPBG) calibration supply current and power dissipation numbers are in the calibration sleep state. The power dissipation in this mode increases to the background (BG) calibration power consumption during the calibration state. The sleep period can be controlled by the user and long sleep periods will average out the calibration state power dissipation contribution.



## <span id="page-13-0"></span>**7.6 Electrical Characteristics: AC Specifications**













<span id="page-17-0"></span>typical values at T」 = 50°C, VA19 = 1.9 V, VPLL19 = 1.9 V, VREFO = 1.9 V, VTRIG = 1.1V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (V<sub>FS</sub> = 0.8 V<sub>PP</sub>), f<sub>IN</sub> = 97 MHz, A<sub>IN</sub> = –1 dBFS, f<sub>CLK</sub> = 1.6 GHz, filtered 1-V<sub>PP</sub> sine-wave clock applied to CLK±, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating junction temperature range provided in the *[Recommended Operating Conditions](#page-8-0)* table



(1) Full-power input bandwidth (FPBW) is defined as the input frequency where the reconstructed output of the ADC has dropped 3 dB below the power of a full-scale input signal at a low input frequency. Useable bandwidth may exceed the –3-dB, full-power input bandwidth.

<span id="page-18-0"></span>

### **7.7 Switching Characteristics**





### **7.7 Switching Characteristics (continued)**

typical values at T<sub>J</sub> = 25°C, VA19 = 1.9 V, VPLL19 = 1.9 V, VREFO = 1.9 V, VTRIG = 1.1V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (V<sub>FS</sub> = 0.8 V<sub>PP</sub>),  $f_{IN}$  = 97 MHz, A<sub>IN</sub> = –1 dBFS,  $f_{CLK}$  = 1.6 GHz, filtered 1-V<sub>PP</sub> sine-wave clock applied to CLK±, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration, SER\_PE = 4 (unless otherwise noted); VA11Q and VCLK11 noise suppression on when CPLL on; minimum and maximum values are at nominal supply voltages and over the operating junction temperature range provided in the *[Recommended Operating Conditions](#page-8-0)* table



 $(1)$   $t_{ADC}$  is an exact, unrounded, deterministic delay. The delay can be negative if the reference sample is sampled after the SYSREF high capture point, in which case the total latency is smaller than the delay given by  $t_{TX}$ .

(2) The values given for  $t_{TX}$  include deterministic and non-deterministic delays. Over process, temperature, and voltage, the delay will vary. JESD204B accounts for these variations when operating in subclass-1 mode in order to achieve deterministic latency. Proper receiver RBD values must be chosen such that the elastic buffer release point does not occur within the invalid region of the local multiframe clock (LMFC) cycle.

<span id="page-20-0"></span>

## **7.8 Timing Requirements**



(1) Unless functionally limited to a smaller range in the tables [Operating Modes for Quad Channel Device](#page-70-0) based on programmed JMODE.

(2) Use SYSREF\_POS to select an optimal SYSREF\_SEL value for the SYSREF capture, see the section [SYSREF Windowing](#page-68-0) for more information on SYSREF windowing. The invalid region, specified by t<sub>INV(SYSREF)</sub>, indicates the portion of the CLK± period(t<sub>CLK</sub>), as measured by SYSREF\_SEL, that may result in a setup and hold violation. Verify that the timing skew between SYSREF± and CLK± over system operating conditions from the nominal conditions (that used to find optimal SYSREF\_SEL) does not result in the invalid region occurring at the selected SYSREF\_SEL position in SYSREF\_POS, otherwise a temperature dependent SYSREF\_SEL selection may be needed to track the skew between CLK± and SYSREF±.



## <span id="page-21-0"></span>**7.9 Typical Characteristics**
































































































# **8 Detailed Description**

# **8.1 Overview**

The ADC12QJ1600-EP is a quad channel 12-bit, 1.6-GSPS analog-to-digital converters (ADC). The device have been optimized for low power consumption while maintaining high sampling rate and performance. The combination of power consumption, sampling rate and 12-bit resolution makes the device is ideally suited for light detection and ranging (LiDAR) systems. High channel density and wide input bandwidth also makes device an ideal fit for multi-channel oscilloscopes and digitizers and small form factor electronic warfare systems.

The device has a buffered input with full-power input bandwidth (-3 dB) of 6 GHz. The device is capable of direct RF sampling of L-band (1-2 GHz) and S-band (2-4 GHz) for electronic warfare systems and satellite communication equipment up to 4 GHz.

A number of clocking features are included to relax system timing requirements and simplify system architectures. The device has an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock from a low frequency reference eliminating the need for an external high frequency clock generator. The low frequency PLL reference also relaxes timing of the SYSREF timing reference to achieve deterministic latency and multi-device synchronization. The internal PLL can be bypassed in favor of sending the high frequency sampling clock directly to the device for highest performance. A SYSREF Windowing feature relaxes the setup and hold requirement of SYSREF by directly measuring and adjusting the SYSREF delay inside of the device without the need to meet external timing requirements. The PLL reference clock can be output from the device to clock the digital logic FPGA or ASIC or an adjacent device to eliminate external clock buffer and distribution devices. Two additional CMOS outputs can send copies or divided copies of the PLL reference clock to clock additional devices in the system. A fourth clock output can output a SerDes reference clock for the transceiver block in the FPGA or ASIC to provide a complete system clocking solution. A timestamp input can be used to mark a specific sample using an external trigger. The timestamp is output over the JESD204C interface to mark the sample in the FPGA or ASIC. The timestamp signal can optionally be output from the device instead of the SerDes reference clock to replicate the retimed trigger to other devices, such as the pulse driver for a laser diode.

The JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing by increasing the SerDes bitrate per lane and therefore decreasing the number of lanes required. JESD204C interface modes support from two to eight lanes and SerDes baud-rates up to 17.16 Gbps to allow each application to choose the optimal configuration. Both 8B and 10B and 64B and 66B data encoding options are available. The 8B and 10B encoding modes are backwards compatible with JESD204B receivers while the 64B and 66B encoding modes provide higher efficiency by reducing link overhead.



### **8.2 Functional Block Diagram**



**Figure 8-1. Quad Channel Functional Block Diagram**



### **8.3 Feature Description**

### **8.3.1 Analog Input**

The analog input of the device has an internal buffer to enable high input bandwidth and to isolate sampling capacitor glitch noise from the input circuit. The analog input must be driven differentially because operation with a single-ended signal results in degraded performance. Both AC-coupling and DC-coupling of the analog input is supported. The analog input is designed for an input common-mode voltage ( $V_{CMI}$ ) of 1.1 V, which is terminated internally through single-ended, 50-Ω resistors to the VA11 supply on each input pin. DC-coupled input signals must have a common-mode voltage that meets the device input common-mode requirements specified as  $V_{CMI}$ in the [Recommended Operating Conditions](#page-8-0) table. The device includes internal analog input protection to protect the ADC input during over-range input conditions; see the *Analog Input Protection* section. Figure 8-2 provides a simplified analog input model.



**Figure 8-2. Analog Input Internal Termination and Protection Diagram**

### *8.3.1.1 Analog Input Protection*

The analog input is protected against overdrive conditions by internal clamping diodes that are capable of sourcing or sinking input currents during over-range conditions, see the voltage and current limits in the [Absolute](#page-7-0) [Maximum Ratings](#page-7-0) table. The over-range protection is also defined for a peak RF input power in the [Absolute](#page-7-0) [Maximum Ratings](#page-7-0) table, which is frequency independent. Operation above the maximum conditions listed in the [Recommended Operating Conditions](#page-8-0) table results in an increase in failure-in-time (FIT) rate, so the system must correct the overdrive condition as quickly as possible. Figure 8-2 shows the analog input protection diodes.

### *8.3.1.2 Full-Scale Voltage (VFS) Adjustment*

Input full-scale voltage ( $V_{FS}$ ) adjustment is available, in fine increments, through [FS\\_RANGE](#page-95-0). All inputs are set to the same full-scale voltage setting. The available adjustment range is specified in the [DC Specifications](#page-9-0) table. Larger full-scale voltages improve SNR and noise floor (in dBFS/Hz) performance.

### *8.3.1.3 Analog Input Offset Adjust*

The input offset voltage for each analog input of the quad channel device can be adjusted through the OFSxy registers, where x represents the ADC core (0, 1, 2, 3, 4 or 5) and y represents the analog input for ADC core 2 (A or B) and core 3 (C or D). The y parameter is omitted for ADC core 0, 1, 4 and 5 since these cores always sample the same analog input. The y parameter is omitted for ADC core 0 and 1 since these cores always sample the same analog input. For the single channel device, x represents the ADC core (0 or 2) and the y parameter is omitted for ADC core 0 since this core always samples the same analog input. The adjustment range is approximately 33 mV to –33 mV differential. See the *[Calibration Modes and Trimming](#page-81-0)* section for more information.

### *8.3.1.4 ADC Core*

The device consists of a total of six ADC cores. The cores are swapped on-the-fly for calibration as required by the operating mode. This section highlights the theory and key features of the ADC cores.



### **8.3.1.4.1 ADC Theory of Operation**

The differential voltages at the analog inputs are captured by the rising edge of CLK±. After capturing the input signal the ADC converts the analog voltage to a digital value by comparing the voltage to the internal reference voltage. If the voltage on the negative input (that is, INA–) is higher than the voltage on the positive input (that is, INA+) then the digital output is a negative 2's complement value. If the voltage on the positive input is higher than the voltage on the negative input then the digital output is a positive 2's complement value. Equation 1 can calculate the differential voltage at the input pins from the digital output.

$$
V_{IN} = \frac{\text{Code}}{2^N} V_{FS}
$$
 (1)

where

- Code is the signed decimal output code (for example, –2048 to +2047)
- N is the ADC resolution
- and  $V_{FS}$  is the full-scale input voltage of the ADC as specified in the [DC Specifications](#page-9-0) table, including any adjustment performed by programming FS\_RANGE

### **8.3.1.4.2 ADC Core Calibration**

ADC core calibration is required to optimize the analog performance of the ADC cores. Calibration must be repeated when operating conditions change significantly, namely temperature, in order to maintain optimal performance. The device has a built-in calibration routine that can be run as a foreground operation or a background operation. Foreground operation requires ADC downtime, where the ADC is no longer sampling the input signal, to complete the process. Background calibration can be used to overcome this limitation and allow constant operation of the ADC. See the *[Calibration Modes and Trimming](#page-81-0)* section for detailed information on each mode.

### **8.3.1.4.3 Analog Reference Voltage**

The reference voltage for the device is derived from an internal band-gap reference. A buffered version of the reference voltage is available at the BG pin for user convenience. This output has an output-current capability of ±100 µA. The BG output must be buffered if more current is required. No provision exists for the use of an external reference voltage, but the full-scale input voltage can be adjusted through the full-scale-range register settings. Note that the VA11 supply voltage should be used to set the output common-mode voltage of a front-end fully-differential amplifier and the BG output should not be used for this purpose.

### **8.3.1.4.4 ADC Over-range Detection**

For the system gain management to have a quick response time, a low-latency configurable over-range function is included. The over-range function works by monitoring the converted 12-bit samples at the ADC to quickly detect if the ADC is near saturation or already in an over-range condition. The absolute value of the upper 8 bits of the ADC data are checked against a programmable threshold, [OVR\\_TH.](#page-115-0) The threshold programmed into OVR TH is used for all analog inputs. Table 8-1 lists how an ADC sample is converted to an absolute value for a comparison of the thresholds.



### **Table 8-1. Conversion of ADC Sample for Over-range Comparison**

Over-range detection is enabled by setting [OVR\\_EN](#page-116-0) to 1. If the upper 8 bits of the absolute value equal or exceed the OVR\_TH threshold during the monitoring period, then the over-range bit associated with the over-ranged ADC channel is set to 1, otherwise the over-range bit is 0. For the Quad channel device, the over-range status can be monitored on the ORA, ORB, ORC or ORD output pins for ADC channels A, B, C and D, respectively. OVR, N can be used to set the output pulse duration from the last over-range event. Table 8-2 lists the over-range pulse lengths for the various OVR N settings.



#### **Table 8-2. Over-range Monitoring Period**

Typically, the OVR\_TH threshold is set near the 8-bit full-scale value (228 for example). When the threshold is triggered, a typical system turns down the system gain to avoid clipping. The downstream logic device then monitors the output samples to determine when the over-range condition no longer exists and then increases the system gain as desired.

### **8.3.1.4.5 Code Error Rate (CER)**

ADC cores can generate bit errors within a sample, often called *code errors (CER)* or referred to as *sparkle codes*, resulting from meta-stability caused by non-ideal comparator limitations. The device uses a unique ADC architecture that inherently allows significant code error rate improvements from traditional pipelined flash or successive approximation register (SAR) ADCs. The code error rate of the device is multiple orders of magnitude better than what can be achieved in alternative architectures at equivalent sampling rates providing significant signal reliability improvements.

### **8.3.2 Temperature Monitoring Diode**

A built-in thermal monitoring diode is made available on the TDIODE+ and TDIODE– pins. This diode facilitates temperature monitoring and characterization of the device in higher ambient temperature environments. Although the on-chip diode is not highly characterized, the diode can be used effectively by performing a baseline measurement (offset) at a known ambient or board temperature and creating a linear equation with the diode voltage slope provided in the [DC Specifications](#page-9-0) table. Perform offset measurement with the device unpowered or with the PD pin asserted to minimize device self-heating. Only assert the PD pin long enough to take the offset measurement. Recommended monitoring devices include the [LM95233](http://www.ti.com/product/LM95233) device and similar remote-diode temperature monitoring products from Texas Instruments.

### **8.3.3 Timestamp**

The TMSTP+ and TMSTP– differential input can be used as a time-stamp input to mark a specific sample based on the timing of an external trigger event relative to the sampled signal. The TMSTP± input is retimed to the internal sampling clock and can be repeated out of the TRIGOUT± output to trigger external devices, such as a laser driver, when [TRIGOUT\\_EN](#page-98-0) is set to 1 to enable the TRIGOUT± output and [TRIGOUT\\_MODE](#page-98-0) is set to 3. The TMSTP± input can also be sent over the JESD204C interface to mark a specific ADC sample. TIME STAMP EN must be set in order to output the timestamp data. When enabled, the timestamp signal is sent over the JESD204C interface in place of the LSB of the JESD204C mode sample size (based on N' parameter in [Table 8-15](#page-70-0)). For example, in JMODE 0 the JESD204C sample size (N') is 12 and therefore the timestamp information is sent at LSB ([0]) bit location and the 12-bit sample (truncated to 11-bits) is sent in the [11:1] bit location. The input applied to TMSTP± can be asynchronous to the ADC sampling clock and is sampled at approximately the same time as the analog input. Effectively, the TMSTP± input acts as a 1-bit ADC sampled in parallel with the ADC cores and both have matched latency through the device. The TMSTP± input must be enabled [\(TMSTP\\_RECV\\_EN](#page-95-0)) to use the timestamp feature.

<span id="page-50-0"></span>

# **8.3.4 Clocking**

The input to the clocking subsystem of the device includes two clock inputs (CLK± and SE\_CLK) and a synchronization signal (SYSREF±). An internal phase-locked loop (PLL) and voltage-controlled oscillator (VCO) can optionally be used to generate the ADC sampling clock from a low frequency reference by setting the PLL EN pin high. The sampling clock PLL is called the converter PLL (C-PLL). The C-PLL reference can be provided to either the CLK± differential input or the SE\_CLK single-ended input. The single-ended C-PLL reference input is selected by setting the PLLREF\_SE pin high. For highest performance, the internal C-PLL can be bypassed and the sampling clock provided directly to the CLK± input when PLL\_EN and PLLREF\_SE are held low. Note that SE\_CLK cannot be used if the C-PLL is disabled. The C-PLL reference clock can be sent to either an FPGA or ASIC or to an adjacent device through the PLLREFO± LVDS output when the PLL is enabled. Two additional copies or divided copies of PLLREFO can be output on ORC and ORD when enabled through the CLKCFG[1:0] pins or through SPI. PLLREFO and the ORC and ORD clock outputs are available at device power up when the CMOS control pins (PLL\_EN, CLKCFG0 and CLKCFG1) are set appropriately and if PD is held low. Toggling PD high to power down the device also powers down the clock outputs.

In addition, the SerDes block contains a PLL, called S-PLL, that generates the SerDes output clock from the ADC sampling clock. The S-PLL generated clock can be divided and output from the TRIGOUT± LVDS output and sent to an FPGA or ASIC to clock the SerDes receivers. The SYSREF signal is captured by the chosen clock input (CLK± or SE\_CLK). A SYSREF Windowing block is used to measure and optimize the setup and hold timing of the SYSREF signal relative to the selected clock input. SYSREF Windowing relaxes the timing requirement of the external signals. Figure  $8-3$  shows the clocking subsystem.





The clock generated by the C-PLL when the PLL is enabled or the clock provided to CLK± when the PLL is disabled is used as the sampling clock for the ADC core as well as the clocking for the digital processing and serializer S-PLL. Use a low-noise (low jitter) clock input, whether the PLL is enabled or disabled, to maintain high signal-to-noise ratio (SNR) within the ADC.

### *8.3.4.1 Converter PLL (C-PLL) for Sampling Clock Generation*

An internal PLL with integrated VCO, called the converter PLL (C-PLL), is available for the high-speed sampling clock generation from a low-frequency reference signal to simplify system clocking architectures and to avoid routing of high speed clocks around the circuit board. The C-PLL architecture is shown in Figure 8-4. The PLL is enabled by setting the PLL\_EN pin high.



**Figure 8-4. Converter PLL (C-PLL) Architecture**

The PLL takes a low-frequency reference clock from the CLK± pins if the PLLREF\_SE pin is set low or the SE\_CLK pin if the PLLREF\_SE pin is set high. The reference clock is applied directly to the phase-frequency detector (PFD). The PFD compares the reference clock phase to the phase of the clock divided-down from the VCO. Therefore, the VCO frequency ( $f_{VCO}$ ) divided by all of the dividers in the path (V, P, N) must be equal to the reference clock frequency ( $f_{REF}$ ). The sampling frequency ( $f_S$ ) is then the reference frequency times the N divider or the VCO frequency divided by the V and P dividers. The equations governing the PLL operation are given by Equation 2 and Equation 3.

$$
f_S = f_{VCO} \div (V \times P) \tag{2}
$$

where

- $f_S$  is the ADC core sampling rate
- $f_{VCO}$  is the VCO frequency
- V is the VCO divider
- P is the VCO prescalar

 $f_{REF} \times N = f_S$  (3)

### where

- $f_{RFF}$  is the PLL reference frequency
- N is the PLL feedback divider

Equation 4 can be used to calculate the product of the V and P dividers ( $V \times P$ ). Simply choose V and P such that their product equals the calculated product. Equation 5 can be used to calculate the N divider based on the desired sampling rate and reference frequency.

$$
V \times P = f_{VCO} \div f_S \tag{4}
$$

$$
N = f_S \div f_{REF} \tag{5}
$$

The VCO in the device has a limited tuning range which limits the ADC sampling rates that can be generated by the PLL. The available VCO divisors (product of P and V) and resulting sampling rates are provided in [Table 8-3.](#page-52-0) Only the sampling rates in [Table 8-3](#page-52-0) are available in the device when the PLL is enabled. If the desired sampling

<span id="page-52-0"></span>

rate is not supported by the PLL then the PLL must be disabled and the desired sampling clock provided to the CLK± pins.





The C-PLL should be held in reset before changing any of the C-PLL settings by setting register CPLL\_RESET to 1 (address = 0x5C CPLL RESET). The C-PLL dividers can be programmed using registers PLL P DIV (address = 0x3D PLL P\_DIV), [PLL\\_V\\_DIV](#page-96-0) (address = 0x03D PLL\_V\_DIV) and PLL\_N\_DIV (address = 0x3E [PLL\\_N\\_DIV\)](#page-97-0). After programming the dividers the VCO calibration should be run by first setting register VCO\_CAL\_EN to 1 (address = 0x5D [VCO\\_CAL\\_EN\)](#page-100-0). The VCO calibration is run when register CPLL\_RESET (address =  $0x5C$  CPLL RESET) is set to 0 to take the C-PLL out of reset. Calibration is finished and the C-PLL is locked when register VCO\_CAL\_DONE (address = 0x5E [VCO\\_CAL\\_DONE\)](#page-101-0) returns 1 and register CPLL\_LOCKED (address = 0x208 [CPLL\\_LOCKED](#page-113-0)) is 1.

The C-PLL includes noise suppression options for the VA11Q and VCLK11 that reduce the sampling jitter and reference clock input spur at the expense of approximately 20 mA of current each. The control bits are found in the CLK CTRL2 register (address =  $0x2B$  CLK CTRL2).

### *8.3.4.2 LVDS Clock Outputs (PLLREFO±, TRIGOUT±)*

Two LVDS clock outputs are provided to simplify system clocking architectures. These outputs are shown in [Figure 8-3.](#page-50-0) The first LVDS clock output is PLLREFO±. PLLREFO± repeats the PLL reference clock directly from the selected reference clock input (CLK± or SE\_CLK) as determined by PLLREF\_SE. The PLLREFO± output is automatically enabled when the C-PLL is enabled, but can be disabled by setting [PLLREFO\\_EN](#page-96-0) to 0. This output is only available when the PLL\_EN pin is set high and when PD is set low. Setting PD high disables this output; and therefore, PD should not be used if PLLREFO± is necessary for system operation. Example use cases for PLLREFO± include driving the digital core fabric of an FPGA or ASIC or it can be daisy chained to the CLK± input pins of an additional device to provide the PLL reference clock for the second device. The PLLREFO± outputs can be daisy chained to the CLK± inputs of as many ADC12QJ1600-EP devices as required by the system. Note that SYSREF must be provided from a separate clock source (clock chip, FPGA, ASIC, etc) and setup and hold times must be met at each device relative to the reference clock input in order to achieve deterministic latency and synchronization.

The second LVDS clock output is TRIGOUT±. This output can come from either the TMSTP± input (as a timestamp or trigger output) or from the JESD204C SerDes PLL (S-PLL). This clock output is not available at device startup and must be enabled through the SPI interface. The S-PLL can be divided by the RX\_DIV divider and output from the TRIGOUT± pins as a reference clock for FPGA or ASIC transceiver block. Enable the TRIGOUT± output and set the TRIGOUT± operating mode (including RX DIV divider) through the TRIGOUT CTRL register. The TRIGOUT± clock output frequency can be calculated by Equation 6 when the S-PLL is chosen as the TRIGOUT± source.

$$
f_{TRIGOUT} = f_{LINERATE} \div RX\_DIV
$$
 (6)

- where
- $f_{TRIGOUT}$  is the TRIGOUT± output clock frequency (MHz)
- $f_{LINERATE}$  is the SerDes linerate (Mbps)
- RX\_DIV is the S-PLL output divider



### *8.3.4.3 Optional CMOS Clock Outputs (ORC, ORD)*

Additional CMOS PLL reference clock outputs are available on ORC and ORD when configured through CLKCFG[1:0] or through SPI. The clock outputs are available at device power up when CLKCFG[1:0] are used to enable the clock outputs and when PD is held low. Setting the PD pin high disables these outputs; and therefore, the PD pin should not be used when these clocks are necessary for system operation. SPI register overrides are available for the CLKCFG[1:0] pins through the [DIVREF\\_C\\_MODE](#page-98-0) and [DIVREF\\_D\\_MODE](#page-98-0) SPI register settings. Note that CLKCFG[1:0] can be used to enable or disable ORC and ORD and set the output divider for ORC, but cannot set the output divider for ORD (enable or disable only). The DIVREF\_C and DIVREF D functionality has higher priority than over-range as reflected in Table 8-4 and Table 8-5. Using these outputs as clock outputs results in spurs in the ADC output spectrum at the output frequency and harmonics of the output frequency. Limit the capacitive loading on these outputs to less than 10 pF to limit the noise impact.

#### **Note**

The DIVREF\_D function is only available if DIVREF\_C is also enabled (DIVREF\_C\_MODE > 0). If only one clock output is required connect the external device to ORC and enable the DIVREF\_C function.



### **Table 8-4. Setting ORC Functionality**

### **Table 8-5. Setting ORD Functionality**



### *8.3.4.4 SYSREF for JESD204C Subclass-1 Deterministic Latency*

SYSREF is a system timing reference used for JESD204C subclass-1 implementations of deterministic latency. SYSREF is used to achieve deterministic latency and for multi-device synchronization. SYSREF must be captured by the correct device clock edge in order to achieve repeatable latency and synchronization. The

<span id="page-54-0"></span>

device includes a SYSREF Windowing feature to ease the requirements on the external clocking circuits and to simplify the synchronization process. SYSREF Windowing replaces the traditional setup and hold times as these are no longer required when SYSREF Windowing is used. SYSREF can be implemented as a single pulse or as a periodic clock. In periodic implementations, SYSREF must be equal to, or an integer division of, the local multiframe clock frequency in 8B/10B encoding modes or the local extended multiblock clock frequency in 64B or 66B encoding modes. Equation 7 is used to calculate valid SYSREF frequencies in 8B/10B encoding modes. In 64B or 66B modes, the denominator changes to 66  $\times$  32  $\times$  E  $\times$  n, where E is the number of multiblocks in an extended multiblock.

$$
f_{\text{sysREF}} = \frac{R \times f_{\text{CLK}}}{10 \times F \times K \times n}
$$

(7)

### where

- R and F are set by the JMODE setting (see [Table 8-15\)](#page-70-0)
- $f_{CLK}$  is the device clock frequency (CLK $\pm$ )
- K is the programmed multiframe length (see [Table 8-15](#page-70-0) for valid K settings)
- and n is any positive integer

### **8.3.4.4.1 SYSREF Capture for Multi-Device Synchronization and Deterministic Latency**

The clocking subsystem is largely responsible for achieving multi-device synchronization and deterministic latency. The device uses the JESD204C subclass-1 method to achieve deterministic latency and synchronization. Subclass 1 requires that the SYSREF signal be captured by a deterministic clock (CLK± or SE CLK) edge at each system power-on and at each device in the system. This requirement imposes setup and hold constraints on SYSREF relative to CLK±, which can be difficult to meet at giga-sample clock rates over all system operating conditions. The device includes a number of features to simplify this synchronization process and to relax system timing constraints:

- The device includes an integrated PLL and VCO to generate the high frequency sampling clock, relaxing the timing requirement by requiring timing to only be met relative to a low frequency reference clock.
- A SYSREF position detector (relative to CLK± or SE CLK) and selectable SYSREF sampling position aid the user in meeting setup and hold times over all conditions; see the *SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)* section

### **8.3.4.4.2 SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)**

The SYSREF Windowing block is used to first detect the position of SYSREF relative to the input clock (CLK± or SE\_CLK) rising edge and then to select a desired SYSREF sampling instance, which is a delayed version of the input clock, to maximize setup and hold timing margins. In many cases a single SYSREF sampling position [\(SYSREF\\_SEL\)](#page-93-0) is sufficient to meet timing for all systems (device-to-device variation) and conditions (temperature and voltage variations). However, this feature can also be used by the system to expand the timing window by tracking the movement of SYSREF as operating conditions change or to remove system-to-system variation at production test by finding a unique optimal value at nominal conditions for each system.

This section describes proper usage of the SYSREF Windowing block. First, apply the device clock and SYSREF to the device. The location of SYSREF relative to the device clock cycle is determined and stored in the [SYSREF\\_POS](#page-94-0) field. Each bit of SYSREF\_POS represents a potential SYSREF sampling position. If a bit in SYSREF\_POS is set to 1, then the corresponding SYSREF sampling position has a potential setup or hold violation. Upon determining the valid SYSREF sampling positions (the positions of SYSREF POS that are set to 0) the desired sampling position can be chosen by setting SYSREF\_SEL to the value corresponding to that SYSREF\_POS position. In general, the middle sampling position between two setup and hold instances is chosen. Ideally, SYSREF\_POS and SYSREF\_SEL are performed at the nominal operating conditions of the system (temperature and supply voltage) to provide maximum margin for operating condition variations. This process can be performed at final test and the optimal SYSREF SEL setting can be stored for use at every system power up. Further, SYSREF\_POS can be used to characterize the skew between CLK± and SYSREF± over operating conditions for a system by sweeping the system temperature and supply voltages. For systems that have large variations in CLK± to SYSREF± skew, this characterization can be used to track the optimal SYSREF sampling position as system operating conditions change. In general, a single value can be found that



meets timing over all conditions for well-matched systems, such as those where CLK± and SYSREF± come from a single clocking device.

The step size between each SYSREF POS sampling position can be adjusted using SYSREF ZOOM. When SYSREF\_ZOOM is set to 0, the delay steps are coarser. When SYSREF\_ZOOM is set to 1, the delay steps are finer. See the [Timing Requirements](#page-20-0) table for delay step sizes when SYSREF\_ZOOM is enabled and disabled. In general, SYSREF\_ZOOM is recommended to always be used (SYSREF\_ZOOM = 1) unless a transition region (defined by 1's in SYSREF POS) is not observed, which can be the case for low clock rates. Bits 0 and 23 of SYSREF POS are always be set to 1 because there is insufficient information to determine if these settings are close to a timing violation, although the actual valid window can extend beyond these sampling positions. The value programmed into SYSREF\_SEL is the decimal number representing the desired bit location in SYSREF\_POS. Table 8-6 lists some example SYSREF\_POS readings and the optimal SYSREF\_SEL settings. Although 24 sampling positions are provided by the SYSREF\_POS status register, SYSREF\_SEL only allows selection of the first 16 sampling positions, corresponding to SYSREF\_POS bits 0 to 15. The additional SYSREF\_POS status bits are intended only to provide additional knowledge of the SYSREF valid window. In general, lower values of SYSREF\_SEL are selected because of delay variation over supply voltage, however in the fourth example a value of 15 provides additional margin and can be selected instead.





(1) Red coloration indicates the bits that are selected, as given in the last column of this table.

### **8.3.5 JESD204C Interface**

The device uses a JESD204C high-speed serial interface for data converters to transfer data from the ADC to the receiving logic device. The device serialized lanes are capable of operating with both 8B/10B encoding and 64B or 66B encoding. The JESD204C output formats using 8B or 10B encoding are backwards compatible with existing JESD204B receivers. A maximum of 8 lanes can be used to lower lane rates for interfacing with speed-limited logic devices. There are a few differences between 8B or 10B and 64B or 66B encoded JESD204C, which is highlighted throughout this section. [Figure 8-5](#page-56-0) shows a simplified block diagram of the 8B or 10B encoded JESD204C interface and [Figure 8-6](#page-56-0) shows a simplified block diagram of the 64B or 66B encoded JESD204C interface.

<span id="page-56-0"></span>



**Figure 8-5. Simplified 8B/10B Encoded JESD204C Interface Diagram**



**Figure 8-6. Simplified 64B/66B Encoded JESD204C Interface Diagram**

The various signals used in the JESD204C interface and the associated ADC12QJ1600-EP pin names are summarized briefly in Table 8-7 for reference. Most of the signals are common between 8B or 10B and 64B or 66B encoded JESD204C, except for SYNC which is not needed to achieve block synchronization for 64B or 66B encoding. The sync header encoded into the data stream is used for block synchronization instead of the SYNC signal.





Copyright © 2022 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAJ4A&partnum=ADC12QJ1600-EP)* 57



### **Table 8-7. Summary of JESD204C Signals (continued)**



Not all optional features of JESD204C are supported by ADC12QJ1600-EP. The list of features that are supported and the features that are not supported is provided in Table 8-8.



### **Table 8-8. Declaration of Supported JESD204C Features**

### *8.3.5.1 Transport Layer*

The transport layer takes samples from the ADC output and maps the samples into octets inside of frames. These frames are then mapped onto the available lanes. The mapping of octets into frames and frames onto lanes is defined by the transport layer settings such as L, M, F, S, N and N'. An octet is 8 bits (before 8B/10B or 64B/66B encoding), a frame consists of F octets and the frames are mapped onto L lanes. Samples are N bits, but sent as N' bits across the link. The samples come from M converters and there are S samples per converter per frame cycle. M is sometimes artificially increased in order to obtain a more desirable mapping, for instance lower latency may be achieved with a larger M value for long frames.

There are a number of predefined transport layer modes in the device that are defined in [Table 8-15](#page-70-0). The high level configuration parameters for the transport layer in the device are described in [Table 8-13.](#page-68-0) The transport



layer mode is chosen by simply setting the [JMODE](#page-110-0) register setting. For reference, the various configuration parameters for JESD204C are defined in [Table 8-14.](#page-69-0)

The link layer further maps the frames into multiframes when using 8B/10B encoding or blocks, multiblocks and extended multiblocks when using 64B/66B encoding.

### *8.3.5.2 Scrambler*

A data scrambler is available to scramble the data before transmission across the channel. Scrambling is used to remove the possibility of spectral peaks in the transmitted data due to repetitive data streams. The scrambler is optional for 8B or 10B encoded modes, however it is mandatory for 64B or 66B encoded modes in order to have sufficient spectral content for clock recovery and adaptive equalization. The scrambler operates on the data before encoding, such that the 8B or 10B scrambler scrambles the 8-bit octets before 10-bit encoding and the 64B or 66B scrambler scrambles the 64-bit block before the sync header insertion (66-bit encoding). The JESD204C receiver automatically synchronizes its descrambler to the incoming scrambled data stream. For 8B/10B encoding, the initial lane alignment sequence (ILA) is never scrambled. Scrambling can be enabled by setting [SCR](#page-111-0) for 8B or 10B encoding modes, but it is automatically enabled in 64B/66B modes. The scrambling polynomial is different for 8B or 10B encoding and 64B or 66B encoding schemes as defined by the JESD204C standard.

### *8.3.5.3 Link Layer*

The link layer serves multiple purposes in JESD204C for both 8B or 10B and 64B or 66B encoding schemes, however there are some differences in implementation for each encoding scheme. In general, the link layer responsibilities include scrambling of the data (see *Scrambler*), establishing the code (8B or 10B) or block (64B or 66B) boundaries and the multiframe (8B or 10B) or multiblock (64B or 66B) boundaries, initializing the link, encoding the data, and monitoring the health of the link. This section is split into an 8B or 10B section (*8B or 10B Link Layer*) and a 64B or 66B section (*[64B or 66B Link Layer](#page-59-0)*) in order to cover the specific implementation for each encoding scheme.

### *8.3.5.4 8B or 10B Link Layer*

This section covers the link layer for the 8B or 10B encoding operating modes including initialization of the character, frame and multiframe boundaries, alignment of the lanes, 8B or 10B encoding and monitoring of the frame and multiframe alignment during operation.

### **8.3.5.4.1 Data Encoding (8B or 10B)**

The data link layer converts the 8-bit octets from the transport layer into 10-bit characters for transmission across the link using 8B or 10B encoding. 8B or 10B encoding ensures DC balance to allow use of AC-coupling between the SerDes transmitter and receiver and specify a sufficient number of edge transitions for the receiver to reliably recover the data clock. 8B/10B encoding also provides some error detection since a single bit error in a character likely results in either not being able to find the 10-bit character in the 8B or 10B decoder lookup table or an incorrect character disparity.

### **8.3.5.4.2 Multiiframes and the Local Multiframe Clock (LMFC)**

The frames from the transport layer are combined into multiframes which are used in the process of achieving deterministic latency in subclass 1 implementations. The length of a multiframe is set by the K parameter which defines the number of frames in a multiframe. JESD204C increases the maximum allowed number of frames per multiframe (K) from 32 in JESD204B to 256 in JESD204C to allow a longer multiframe to ease deterministic latency requirements. The total allowed range of K is defined by the inequality ceil(17/F) ≤ K ≤ min(256, floor(1024/F)) where ceil() and floor() are the ceiling and floor function, respectively. The local multiframe clock (LMFC) keeps track of the start and end of a multiframe for deterministic latency and data synchronization purposes. The LMFC is reset by the SYSREF signal to a deterministic phase in both the transmitter and receiver in order to act as a timing reference for deterministic latency. The LMFC clock frequency is given in [Equation](#page-59-0) [8](#page-59-0) where  $f_{\text{BIT}}$  is the serialized bit rate (line rate) of the SerDes interface and F and K are as defined above. The frequency of SYSREF must equal to or an integer division of  $f_{LMFC}$  when using 8B/10B encoding modes if SYSREF is a continuous signal.



<span id="page-59-0"></span> $f_{LMFC} = f_{BIT} / (10 \times F \times K)$  (8)

#### **8.3.5.4.3 Code Group Synchronization (CGS)**

The first step in initializing the JESD204C link, after the LMFC is deterministically reset by SYSREF, is for the receiver to find the boundaries of the encoded 10-bit characters sent across each SerDes lane. This process is called code group synchronization (CGS). The receiver first asserts the SYNC signal (set to logic '0') when ready to initialize the link. The transmitter responds to the request by sending a stream of K28.5 comma characters. The receiver aligns its character clock to the K28.5 character sequence and CGS is achieved after successfully receiving four consecutive K28.5 characters. The receiver deasserts SYNC (set to logic '1') on the next LMFC edge after CGS is achieved and waits for the transmitter to start the initial lane alignment sequence (ILAS).

### **8.3.5.4.4 Initial Lane Alignment Sequence (ILAS)**

After the transmitter detects the SYNC signal deassert (logic '0' to logic '1' transition), the transmitter waits until its next LMFC edge to start sending the initial lane alignment sequence (ILAS). The ILAS consists of four multiframes each containing a predetermined sequence. The receiver searches for the start of the ILAS to determine the frame and multiframe boundaries. Each multiframe of the ILAS starts with a /R/ character (K28.0) and ends with a /A/ character (K28.3) and either can be used to detect the boundary of a multiframe. Each lane starts buffering its data in the elastic buffer once the ILAS reaches the receiver, starting with the /R/ character, until all receivers have received the ILAS and subsequently release the ILAS from all lanes at the same time in order to align the lanes. The elastic buffer release point is chosen to avoid ambiguity in the release of the data caused by variation in the data delay (arrival of the ILAS at the receiver for each lane). The second multiframe of the ILAS contains configuration parameters for the JESD204C link configuration that can be used by the receiver to verify that the transmitter and receiver configurations match.

### **8.3.5.4.5 Frame and Multiframe Monitoring**

The device supports frame and multiframe monitoring for verifying the health of the JESD204C link when using 8B/10B encoding. The scheme changes depending on the use of scrambling. The implementation when scrambling is disabled is covered first. If the last octet of the current frame matches the last octet of the previous frame, then the last octet of the current frame is encoded as an /F/ (K28.7) character. If the current frame is also the last frame of a multiframe, then an /A/ (K28.3) character is used instead. Neither an /F/ or /A/ character should occur in a normal data stream, except when replaced by the transmitter for alignment monitoring. When the receiver detects an /F/ or /A/ character in the normal data stream the receiver checks to see if the character occurs at the location expected to be the end of a frame or multiframe. If the character occurs at a location other than the end of a frame or multiframe then either the transmitter or receiver has become misaligned. The receiver replaces the alignment character with the appropriate data character upon reception of a properly aligned /F/ or /A/ character. The appropriate data character is the last octet of the previously received frame. This scheme increases the probability of an alignment character for non-scrambled data streams.

The implementation when scrambling is enabled is slightly different since the octets are randomized. If the last octet of a frame is 0xFC (before 8B/10B encoding) then the transmitter encodes the octet as an /F/ (/K28.7/) character. If the last octet of a multiframe is 0x7C (before 8B/10B encoding) then the transmitter encodes the octet as an /A/ (/K28.3/) character. The location of the /A/ and /F/ characters is monitored to verify proper frame and multiframe alignment. The receiver replaces the alignment characters by simply replacing an /F/ character with the 0xFC octet and an /A/ character with the 0x7C octet.

The receiver can report an error if multiple alignment characters occur in the incorrect location or do not occur when expected. Upon detection of a frame or multiframe misalignment, the receiver should trigger a link realignment by asserting SYNC. SYSREF should also be reissued to verify that the LMFC in the transmitter and receiver have proper alignment before restarting the link.

### *8.3.5.5 64B or 66B Link Layer*

This section covers the link layer for the 64B or 66B encoding operating modes which includes scrambling of the data, addition of the sync headers (64B or 6B encoding), the structure of the block and multiblock, the sync header, cyclic redundancy checking (CRC), forward error correction (FEC) and link alignment.



#### **8.3.5.5.1 64B or 66B Encoding**

The frames formed by the transport layer are packed into 8-octet long blocks (64 bits). This 64-bit block is scrambled and then a 2-bit sync header (SH) is appended to form a 66-bit transmission block. The sync header is used for block synchronization by marking the end of a block as well as allowing for cyclic redundancy checking (CRC), forward error correction (FEC) or a command channel. The structure of a block is given in Table 8-9 where SH represents the appended 2-bit sync header.



### **Table 8-9. Structure of 64B or 66B Block with Sync Header**

#### **8.3.5.5.2 Multiblocks, Extended Multiblocks and the Local Extended Multiblock Clock (LEMC)**

A multiblock is a 32 block container which consists of a concatenation of 32 blocks. An extended multiblock is a concatenation of multiple multiblocks, where E defines the number of multiblocks in an extended multiblock. A frame can be split between blocks and multiblocks, but there must be an integer number of frames in an extended multiblock. An extended multiblock is only necessary when a multiblock does not have an integer number of frames. If an extended multiblock is not used, because a multiblock contains an integer number of frames, then the E parameter is equal to 1 to indicate that there is one multiblock in an extended multiblock.

An extended multiblock is analogous to a multiframe in the 8B or 10B transport layer. The local extended mutiblock clock (LEMC) keeps track of the start and end of a multiblock for deterministic latency and data synchronization purposes in the same way the LMFC tracks the start and end of a multiframe in 8B or 10B encoding. The LEMC is reset by the SYSREF signal to a deterministic phase in both the transmitter and receiver in order to act as a timing reference for deterministic latency. The LEMC clock frequency is defined by Equation 9 where  $f_{\text{BIT}}$  is the serialized bit rate (line rate) of the SerDes interface. The frequency of SYSREF must equal to or an integer division of  $f_{LMFC}$  when using 64B or 66B encoding modes if SYSREF is a continuous signal.

#### $f_{\text{LEMC}} = f_{\text{BIT}} / (66 \times 32 \times E)$  (9)

#### *8.3.5.5.2.1 Block, Multiblock and Extended Multiblock Alignment using Sync Header*

The sync header contains two bits that are always opposite of each other (either 01 or 10). The JESD204C receiver can find the block boundaries by looking for a 66-bit boundary that always contains a 0 to 1 or 1 to 0 transition. Although 0 to 1 and 1 to 0 transitions occur at other locations in a block, it is impossible for the sequence to appear at a fixed location, other than the proper sync header location, in successive blocks for a long period of time. The sync header indicates the start of a block and can be used for block alignment monitoring. If a 00 or a 11 bit sequence is seen at the assumed sync header location of a block, then block alignment may have been lost. Multiple occurrences of incorrect sync header bits should trigger a search for the sync header after sending SYSREF to all devices to reset LEMC alignment.

A sync header ([0:1]) of 01 corresponds to transmission of a 1 while a sync header of 10 corresponds to a transmission of a 0. The transmitted bit from the sync header of each block of a multiblock are combined into a 32-bit word called the sync header stream. The sync header stream is used to transmit data in parallel with the user data in order to synchronize the link by marking the borders of multiblocks and extended multiblocks. In addition, the sync header stream provides one of either CRC, FEC or a command channel. ADC12QJ1600-EP supports CRC-12 and FEC and does not support CRC-3 or the command channel.

The 32-bit sync header stream always ends with a 00001 bit sequence, called the end-of-multiblock (EoMB) signal, that indicates the end of a multiblock. For CRC and command channel modes, a 00001 sequence never occur in any other location in the sync header stream. For FEC mode, it is possible for a 00001 sequence to appear in another location within the sync header stream, however it is improbable to see the 00001 sequence in the same location within a sequence of multiple multiblocks. Therefore, in FEC mode it may take more than one multiblock to find the end of a multiblock. The end of an extended multiblock is found for all modes by monitoring bit 22 of the sync header stream, the EoEMB bit, which indicates the end of an extended multiblock when set to a 1. The EoMB (00001) and EoEMB signals, as well as fixed 1s in the sync header stream for CRC and command channel modes, form the pilot signal of the sync header stream.



The defined format for each form of the sync header stream are defined in the following sections.

### *8.3.5.5.2.1.1 Cyclic Redundancy Check (CRC) Mode*

The cyclic redundancy check (CRC) mode is available to allow detection of potential bit errors during transmission. Support for the 12-bit word CRC-12 mode is required by JESD204C, while a 3-bit word CRC-3 mode is optional. The device does not support the CRC-3 mode and therefore this section is specific to the CRC-12 mode only. The transmitter computes the CRC-12 parity bits from the scrambled data bits of the 32 blocks of a multiblock. The 12-bit CRC parity word is then transmitted in the sync header stream of the next multiblock. The receiver computes the 12-bit parity word of the received multiblock and compares it against the received 12-bit parity word of the next multiblock. A difference indicates that there is at least one error in the received data bits or in the received 12-bit parity word. The minimum latency to the detection of a bit error in the first data bit of a multiblock is 46 blocks. Enable CRC-12 mode by setting [SHMODE](#page-114-0) to 0.

The mapping of the sync header stream when using the CRC-12 mode is shown in Table 8-10. CRC[x] corresponds to bit x of the 12-bit CRC word. Cmd[x] corresponds to bit x of the 7 bit command word, which are always set to 0s in the device. The 00001 bit sequence at the end of the sync header stream is the pilot signal that is used to identify the end of a multiblock. The 1s that occur throughout the sync header ensure that the pilot signal can only be seen at the end of the sync header, allowing multiblock alignment after only a single multiblock has been received. EoEMB is the end-of-extended-multiblock bit, which is set to 1 for the last multiblock of an extended multiblock.

| <b>Bit</b> | <b>Function</b> | <b>Bit</b> | <b>Function</b> | <b>Bit</b> | <b>Function</b> | <b>Bit</b> | <b>Function</b> |
|------------|-----------------|------------|-----------------|------------|-----------------|------------|-----------------|
| 0          | CRC[11]         | 8          | CRC[5]          | 16         | Cmd[6]          | 24         | Cmd[2]          |
|            | CRC[10]         | 9          | CRC[4]          | 17         | Cmd[5]          | 25         | Cmd[1]          |
| 2          | CRC[9]          | 10         | CRC[3]          | 18         | Cmd[4]          | 26         | Cmd[0]          |
| 3          |                 | 11         |                 | 19         |                 | 27         | 0               |
| 4          | CRC[8]          | 12         | CRC[2]          | 20         | Cmd[3]          | 28         | 0               |
| 5          | CRC[7]          | 13         | CRC[1]          | 21         |                 | 29         | 0               |
| 6          | CRC[6]          | 14         | CRC[0]          | 22         | EoEMB           | 30         | 0               |
| ⇁          |                 | 15         |                 | 23         |                 | 31         |                 |

**Table 8-10. Sync Header Stream Bit Mapping for CRC-12 Mode**

The CRC-12 encoder takes in a multiblock of 32 scrambled blocks (2048 bits) and computes the 12-bit parity word using the generator polynomial given by Equation 10. The polynomial is sufficient to detect all 2-bit errors in a multiblock, spanning any distance, and burst error sequences of up to 12-bits in length. The probability of not detecting a 3-bit error spanning any distance in a multiblock is approximately 0.004%.

$$
0x987 = x^{12} + x^9 + x^8 + x^3 + x^2 + x + 1 \tag{10}
$$

The full parity bit generation for CRC-12 is shown in [Figure 8-7](#page-62-0). The input is a 2048 bit sequence, built from the 32 scrambled blocks of a multiblock (sync header is not included). The 12-bit parity word, CRC[11:0], is taken from the  $\rm S_{x}$  blocks after the full 2048 bit sequence is processed. The  $\rm S_{x}$  blocks are initialized with 0s before processing each multiblock. For more information on the CRC-12 parity word generation, refer to the JESD204C standard.

<span id="page-62-0"></span>



### *8.3.5.5.2.1.2 Forward Error Correction (FEC) Mode*

Forward error correction (FEC) is an optional feature in JESD204C and is supported by ADC12QJ1600-EP. Whereas CRC-12 mode can only detect errors on the link, FEC is able to detect and correct errors in order to improve the bit error rate (BER) for error-sensitive applications. Many applications can tolerate random bit errors, however some applications, such as an oscilloscope, rely on long error-free measurements in order to detect a certain response from the device under test (DUT). An error in these applications may result in a false-positive detection of the response. Enable FEC mode by setting [SHMODE](#page-114-0) to 2.

A scrambled multiblock of 32 blocks (2048 bits) is input into the FEC parity bit generator to generate the 26-bit parity word. The parity word is sent in the sync header stream of the next multiblock. The receiver then calculates its own 26-bit parity word and calculates the difference between the locally generated and received parity word, called the syndrome of the received bits. If the syndrome is 0, then all bits are assumed to have been received correctly, while any value other than 0 indicates at least one error in either the data bits or the parity word. If the syndrome is non-zero, then it can be used to determine the most likely error and then correct the error. The minimum latency from a bit error to detection and correct of a bit error in the first bit of a multiblock is 58 blocks.

The mapping of the sync header stream when using FEC mode is shown in Table 8-11. FEC[x] corresponds to bit x of the 26-bit FEC word. The 00001 bit sequence at the end of the sync header stream is the pilot signal that is used to identify the end of a multiblock. It is possible for a 00001 sequence to appear in another location within the sync header stream in FEC mode, however it is improbable to see the 00001 sequence in the same location within a sequence of multiple multiblocks. Therefore, in FEC mode it may take more than one multiblock to find the end of a multiblock. EoEMB is the end-of-extended-multiblock bit, which is set to 1 for the last multiblock of an extended multiblock.





The FEC encoder takes in a multiblock of 32 scrambled blocks (2048 bits) and computes the 26-bit parity word using the generator polynomial given by Equation 11. The 2048 scrambled input bits plus 26 parity bits forms a shortened (2074, 2048) binary cyclic code. The (2074, 2048) binary cyclic code is shortened from the cyclic Fire code (8687, 8661). This polynomial can correct up to a 9-bit burst error per multiblock.

$$
g(x) = (x^{17} + 1)(x^9 + x^4 + 1) = x^{26} + x^{21} + x^{17} + x^9 + x^4 + 1
$$
\n(11)



The full 26-bit FEC parity word generation is shown in Figure 8-8. The input is a 2048 bit sequence, built from the 32 scrambled blocks of a multiblock (sync header is not included). The 26-bit parity word, FEC[25:0], is taken from the  $\rm S_x$  blocks after the full 2048 bit sequence is processed. The  $\rm S_x$  blocks are initialized with 0s before processing each multiblock. For more information on the FEC parity word generation, refer to the JESD204C standard.



FEC decoding and error correction are not covered here. For full details on FEC decoding and error correction, refer to the JESD204C standard.

### **8.3.5.5.3 Initial Lane Alignment**

The 64B or 66B link layer does not use an initial lane alignment sequence (ILAS) like the 8B/10B link layer. Therefore, the receiver must use a different scheme to align lanes using the elastic buffer. In 8B or 10B mode, the ILAS triggers the elastic buffer to start buffering the data for each lane. After all lanes have started buffering the data, the elastic buffers for each lane are released at a release point determined by the release buffer delay (RBD) parameter and the phase of the LMFC. In 64B/66B mode, the process starts by having all lanes achieve block, multiblock and extended multiblock alignment. Once all lanes have achieved alignment, the receiver can begin buffering data in the elastic buffers at the start of the next extended multiblock on each lane. The data is released at the next release point after all lanes have seen the start of an extended multiblock and have started buffering the data. The release point is defined relative to the LEMC edge and the programmed RBD value, the most intuitive of which is to release on the LEMC edge itself. The release point must be chosen to avoid the region of the LEMC containing variation in the data delay on each lane from startup to startup.

### **8.3.5.5.4 Block, Multiblock and Extended Multiblock Alignment Monitoring**

Synchronization of blocks, multiblocks and extended multiblocks by monitoring the sync header of each block and EoMB and EoEMB bit of the sync header stream. A block always begins with a 0 to 1 or 1 to 0 transition (sync header). A single missed sync header can occur due to a bit error, however if there are a number of sync header errors within a set number of blocks, then block synchronization has been lost and block synchronization should be reinitialized. It is possible to still have block synchronization, but to lose multiblock or extended multiblock synchronization. Multiblock synchronization is monitored by looking for the EoMB signal, 00001, at the end of the sync header stream for each multiblock. If multiple EoMB signals are erroneous within a number of blocks, multiblock synchronization has been lost and multiblock synchronization should be reinitialized. If an erroneous EoEMB bit is received for multiple extended multiblocks within a number of extended multiblocks, such as a 1 for a multiblock that is not the end of an extended multiblock or a 0 for a multiblock that is the end of an extended multiblock, then multiblock synchronization is lost and extended multiblock synchronization should be reinitialized. If multiblock or extended multiblock synchronizaton is lost, SYSREF should be applied to the erroneous devices in order to reestablish the LEMC before the synchronization process begins.

### *8.3.5.6 Physical Layer*

The JESD204C physical layer consists of a current mode logic (CML) output driver and receiver. The receiver consists of a clock detection and recovery (CDR) unit to extract the data clock from the serialized data stream and can contain a continuous time linear equalizer (CTLE) and/or discrete feedback equalizer (DFE) to correct for the low-pass response of the physical transmission channel. Likewise, the transmitter can contain pre-equalization to account for frequency dependent losses across the channel. The total reach of the SerDes links depends on the data rate, board material, connectors, equalization, noise and jitter, and required bit-error



performance. The SerDes lanes do not have to be matched in length because the receiver aligns the lanes during the initial lane alignment sequence.

#### **8.3.5.6.1 SerDes Pre-Emphasis**

The ADC12QJ1600-EP high-speed output drivers can pre-equalize the transmitted data stream by using pre-emphasis in order to compensate for the low-pass response of the transmission channel. Configurable pre-emphasis settings allow the output drive waveform to be optimized for different PCB materials and signal transmission distances. The pre-emphasis setting is adjusted through the serializer pre-emphasis setting SER PE. Higher values increase the pre-emphasis to compensate for more lossy PCB materials. This adjustment is best used in conjunction with an eye-diagram analysis capability in the receiver. Adjust the pre-emphasis setting to optimize the eye-opening for the specific hardware configuration and line rates needed.

### *8.3.5.7 JESD204C Enable*

The JESD204C interface must be disabled through [JESD\\_EN](#page-109-0) while any of the other JESD204C parameters are being changed. When JESD\_EN is set to 0 the block is held in reset and the serializers are powered down. The clocks for this section are also gated off to further save power. When the parameters are set as desired, the JESD204C block can be enabled (JESD\_EN is set to 1).

### *8.3.5.8 Multi-Device Synchronization and Deterministic Latency*

JESD204C subclass 1 outlines a method to achieve deterministic latency across the serial link. If two devices achieve the same deterministic latency then they can be considered synchronized. This latency must be achieved from system startup to startup to be deterministic. There are two key requirements to achieve deterministic latency. The first is proper capture of SYSREF for which the device provides a number of features to simplify this requirement at giga-sample clock rates (see the *[SYSREF Capture for Multi-Device](#page-54-0) [Synchronization and Deterministic Latency](#page-54-0)* section for more information). SYSREF resets either the LMFC in 8B/10B encoding mode or the LEMC is 64B/66B encoding mode. The LMFC and LEMC are analogous between the two modes and is now referred to as LMFC/LEMC.

The second requirement is to choose a proper elastic buffer release point in the receiver. Because the device is an ADC, the device is the transmitter (TX) in the JESD204C link and the logic device is the receiver (RX). The elastic buffer is the key block for achieving deterministic latency, and does so by absorbing variations in the propagation delays of the serialized data as the data travels from the transmitter to the receiver. A proper release point is one that provides sufficient margin against delay variations. An incorrect release point results in a latency variation of one LMFC/LEMC period. Choosing a proper release point requires knowing the average arrival time of data at the elastic buffer, referenced to an LMFC/LEMC edge, and the total expected delay variation for all devices. With this information the region of invalid release points within the LMFC/LEMC period can be defined, which stretches from the minimum to maximum delay for all lanes. Essentially, the designer must ensure that the data for all lanes arrives at all devices after the previous release point occurs and before the next release point occurs.

[Figure 8-9](#page-65-0) provides a timing diagram that demonstrates this requirement. In this figure, the data for two ADCs is shown. The second ADC has a longer routing distance  $(t_{PCB})$  and results in a longer link delay. First, the invalid region of the LMFC/LEMC period is marked off as determined by the data arrival times for all devices. Then, the release point is set by using the release buffer delay (RBD) parameter to shift the release point an appropriate number of frame clocks from the LMFC/LEMC edge so that the release point occurs within the valid region of the LMFC/LEMC cycle. In the case of [Figure 8-9](#page-65-0), the LMFC/LEMC edge (RBD = 0) is a good choice for the release point because there is sufficient margin on each side of the valid region.

<span id="page-65-0"></span>

**Figure 8-9. LMFC/LEMC Valid Region Definition for Elastic Buffer Release Point Selection**

The TX and RX LMFC/LEMCs do not necessarily need to be phase aligned, but knowledge of their phase is important for proper elastic buffer release point selection. Also, the elastic buffer release point occurs within every LMFC/LEMC cycle, but the buffers only release when all lanes have arrived. Therefore, the total link delay can exceed a single LMFC/LEMC period; see *[JESD204B multi-device synchronization: Breaking down the](https://www.ti.com/lit/pdf/slyt628) [requirements](https://www.ti.com/lit/pdf/slyt628)* for more information.

### *8.3.5.9 Operation in Subclass 0 Systems*

The device can operate with subclass 0 compatibility provided that multi-ADC synchronization and deterministic latency are not required. With these limitations, the device can operate without the application of SYSREF. The internal LMFC/LEMC is automatically self-generated with unknown timing. SYNC is used as normal to initiate the CGS and ILAS in 8B/10B mode.

### *8.3.5.10 Alarm Monitoring*

A number of built-in alarms are available to monitor internal events. Several types of alarms and upsets are detected by this feature:

- 1. C-PLL is not locked
- 2. S-PLL is not locked
- 3. JESD204C link is not transmitting data (not in the data transmission state)
- 4. SYSREF causes internal clocks to be realigned
- 5. An upset that impacts the internal clocks
- 6. A read or write error generated by the digital to serializer synchronizing FIFO

When an alarm occurs, a bit for each specific alarm is set in [ALM\\_STATUS](#page-118-0). Each alarm bit remains set until the host system writes a 1 to clear the alarm. If the alarm type is not masked (see the [ALM\\_MASK](#page-119-0) register), then the alarm is also indicated by the [ALARM](#page-118-0) register. The CALSTAT output pin can be configured as an alarm output that goes high when an alarm occurs; see [CAL\\_STATUS\\_SEL](#page-103-0).

### **8.3.5.10.1 Clock Upset Detection**

The CLK ALM register bit indicates if the internal clocks have been upset. The clocks in channel A are continuously compared to channel B. If the clocks differ for even one DEVCLK / 2 cycle, the CLK\_ALM register bit is set and remains set until cleared by the host system by writing a 1. For the CLK\_ALM register bit to function properly, follow these steps:

- 1. Program JESD  $EN = 0$
- 2. Ensure the part is configured to use both channels  $(PD\_ACH = 0, PD\_BCH = 0)$
- 3. Program JESD\_EN = 1
- 4. Write CLK\_ALM = 1 to clear CLK\_ALM
- 5. Monitor the CLK ALM status bit or the CALSTAT output pin if CAL STATUS SEL is properly configured

FΥΔS

**NSTRUMENTS** 



6. When exiting global power-down (via MODE or the PD pin), the CLK\_ALM status bit may be set and must be cleared by writing a 1 to CLK\_ALM

### **8.3.5.10.2 FIFO Upset Detection**

The FIFO\_LANE\_ALM register bits indicate if an error has occurred in the synchronizing FIFO between the digital logic block and serializer outputs. If the FIFO pointers are upset due to an undesired clock shift or other single event or incorrect clocking frequencies the FIFO\_LANE\_ALM bit for the erroneous lane is set to 1. Toggling JESD\_EN to 0 and then 1 resets the FIFO logic.



### **8.4 Device Functional Modes**

The device can be configured to operate in a number of functional modes. These modes are described in this section.

### **8.4.1 Low Power Mode and High Performance Mode**

Device power consumption can be reduced at the tradeoff of performance by programming the device into the Low Power Mode. This mode is only available when operating at 1 GSPS or less and is recommended to only be used for 1<sup>st</sup> Nyquist zone applications. The default operating mode is High Performance Mode which is enabled by the default register values. Table 8-12 shows the register writes to switch between the lowest power configuration of Low Power Mode and High Performance Mode. These writes should only be performed when CAL EN is set to 0 and JESD EN is set to 0.





The magnitude of the glitch during the transition between ADC cores during background calibration and low power background calibration is affected by the setting of the LOW POWER3 register setting (Address = 0x29B). A lower power can be traded off vs larger glitch magnitude. The ADC output during the transition between ADC cores for low power mode is shown in Figure 8-10 and the power dissipation change vs LOW POWER3 setting is shown in Figure 8-11. A setting of 4 reduces the glitch to the same magnitude as high performance mode.



In low power background calibration mode, the timing of the ADC transition can be controlled by setting register LP\_TRIG = 1. The ADC transition will occur in the ADC output data between 500 and 1000 ADC sample clocks after triggering by the CALTRIG ball or SPI write to CAL SOFT TRIG register (Address = 0x6C).

Foreground calibration mode has no ADC core transitions and no glitch.

<span id="page-68-0"></span>

# **8.4.2 JESD204C Modes**

The device can be programmed for a number JESD204C output formats. Table 8-13 summarizes the basic operating mode configuration parameters and whether they are user configured or derived.



# **Table 8-13. ADC12QJ1600-EP Operating Mode Configuration Parameters**

There are a number of parameters required to define the JESD204C transport layer format, all of which are sent across the link during the initial lane alignment sequence in 8B/10B mode. 64B/66B mode does not use the ILAS, however the transport layer uses the same parameters. In the device, most parameters are automatically derived based on the selected JMODE; however, a few are configured by the user. [Table 8-14](#page-69-0) describes these parameters.



<span id="page-69-0"></span>

# **Table 8-14. JESD204C Initial Lane Alignment Sequence Parameters**

<span id="page-70-0"></span>

Configuring the device is made easy by using a single configuration parameter called [JMODE.](#page-110-0) Using Table 8-15 the correct JMODE value can be found for the desired operating mode. The modes listed are the only available operating modes. This tables also gives a range and allowable step size for the K parameter (set by [KM1\)](#page-110-0), which sets the multiframe length in number of frames.



### **Table 8-15. Operating Modes for Quad Channel Device**

(1) M equals L in these modes to allow the samples to be sent in time-order over L lanes without unnecessary buffering. The M parameter does not represent the actual number of converters. Interleave the M sample streams from each link in the receiver to produce the correct sample data; see mode diagrams for more details.

(2) In the 64B/66B modes, the K parameter is not directly programmable. K is related to E and F according to the equation K = 8 x 32 x E/F. K is not an actual parameter of the 64B/66B link layer.



<span id="page-71-0"></span>The device has a total of 8 high-speed output drivers. The lanes and their derived configuration parameters are described in Table 8-16. For a specified JMODE, the lowest indexed lanes are used and the higher indexed lanes are automatically powered down. Always route the lowest indexed lanes to the logic device.



#### **Table 8-16. ADC12QJ1600-EP Lane Assignment and Parameters**

### *8.4.2.1 JESD204C Transport Layer Data Formats*

The ADC core output samples are formatted in a specific fashion for each JMODE setting based on the transport layer settings for that JMODE. The following tables show the specific mapping formats for a single frame for each JMODE. The symbol definitions used in the JMODE tables is provided in Table 8-17. In all mappings the tail bits (T) are 0 (zero). All samples are formatted as MSB first, LSB last.



#### **Table 8-17. JMODE Table Symbol Definitions**


#### **Table 8-18. JMODE 0 (12-bit, 8/4/2 lanes, 8B/10B)**



## **Table 8-19. JMODE 1 (12-bit, 6/3/2 lanes, 8B/10B)**



## **Table 8-20. JMODE 2 (8-bit, 4/2/1 lanes, 8B/10B)**



### **Table 8-21. JMODE 3 (10-bit, 4/2/1 lanes, 8B/10B)**



## **Table 8-22. JMODE 4 (12-bit, 3/2/1lanes, 64B/66B)**



#### **[ADC12QJ1600-EP](https://www.ti.com/product/ADC12QJ1600-EP)** [SBASAJ4A](https://www.ti.com/lit/pdf/SBASAJ4) – JUNE 2022 – REVISED DECEMBER 2022 **[www.ti.com](https://www.ti.com)**



#### **Table 8-23. JMODE 5 (8-bit, 2/1/1 lanes, 64B/66B)**



## **Table 8-24. JMODE 6 (12-bit, 6/3/2 lanes, 64B/66B)**



#### **Table 8-25. JMODE 7 (8-bit, 4/2/1 lanes, 64B/66B)**



## **Table 8-26. JMODE 8 (12-bit, 4/2/1 lanes, 64B/66B)**



## **Table 8-27. JMODE 9 (8-bit, 8/4/2lanes, 8B/10B)**



#### **Table 8-28. JMODE 10 (10-bit, 8/4/2 lanes, 8B/10B)**







# **Table 8-28. JMODE 10 (10-bit, 8/4/2 lanes, 8B/10B) (continued)**

## **Table 8-29. JMODE 11 (12-bit, Dual/Single channel only, 8/4 lanes, 8B/10B)**



## **Table 8-30. JMODE 12 (8-bit, Dual/Single channel only, 8/4 lanes, 64B/66B)**



## **Table 8-31. JMODE 13 (10-bit, Dual/Single channel only, 8/4lanes, 8B/10B)**



#### **Table 8-32. JMODE 14 (12-bit, 8/4/2 lanes, 64B/66B)**



Copyright © 2022 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAJ4A&partnum=ADC12QJ1600-EP)* 75











## *8.4.2.2 64B or 66B Sync Header Stream Configuration*

The sync header stream can be used to identify bit errors on the link or to correct bit errors. Two modes of operation are available in ADC12QJ1600-EP. Cyclic redundancy checking (CRC) can be used to identify bit errors. ADC12QJ1600-EP only supports 12-bit CRC (CRC-12) and does not support the optional 3-bit CRC-3 described by JESD204C. Alternatively, forward error correction (FEC) can be used to identify bit errors and then correct bit errors. For information on CRC-12, see [Cyclic Redundancy Check \(CRC\) Mode.](#page-61-0) For information on FEC, see [Forward Error Correction \(FEC\) Mode.](#page-62-0)

## *8.4.2.3 Redundant Data Mode (Alternate Lanes)*

JMODEs that use four or less lanes allow the use of redundancy on the JESD204C output. For instance, a system may have two FPGAs or ASICs connected to a single device, if the FPGA or ASIC is deemed the weak point in system reliability. In this example system, only one FPGA or ASIC operates at a time with the redundant FPGA or ASIC only being enabled if a fault is detected in the default FPGA or ASIC. To use this mode, the lower four SerDes lanes (D3-D0) must be routed to a single FPGA or ASIC and the upper four SerDes lanes (D7-D4) routed to the redundant FPGA or ASIC. The lower four lanes are the "default" lanes and the upper four lanes are the "alternate" lanes. The desired lanes are chosen by setting [ALT\\_LANES](#page-111-0) parameter to 0 for the default lanes or 1 for the alternate lanes. Only one set of SerDes outputs can be operated at a time.

### **8.4.3 Power-Down Modes**

The PD input pin allows the device devices to be entirely powered down. Power-down can also be controlled by [MODE.](#page-91-0) The serial data output drivers are disabled when PD is high. When the device returns to normal operation, the JESD204 link must be re-established and the ADC pipelines contain meaningless information so the system must wait a sufficient time for the data to be flushed. The register configuration and calibration data is maintained during power down. A calibration cycle (foreground or background calibration) may be needed to return to optimal performance if the temperature changes drastically during the duration of power down. Pairs of channels can also be powered down using the [CH\\_EN](#page-114-0) register. Do not use CH\_EN to power down all four channels, use MODE or the PD pin instead.



## **8.4.4 Test Modes**

A number of device test modes are available. These modes insert known patterns of information into the device data path for assistance with system debug, development, or characterization.

### *8.4.4.1 Serializer Test-Mode Details*

Test modes are enabled by setting [JTEST](#page-112-0) to the desired test mode. Each test mode is described in detail in the following sections. Regardless of the test mode, the serializer outputs (number of lanes, rate) are powered up based on JMODE. Only enable the test modes when the JESD204C link is disabled. Figure 8-12 provides a diagram showing the various test mode insertion points.



\* Applies only to JMODEs using 8B/10B encoding

**Figure 8-12. Test Mode Insertion Points**

### *8.4.4.2 PRBS Test Modes*

The PRBS test modes bypass the JESD204C transport layer and link layer and are therefore neither scrambled nor encoded. These test modes produce pseudo-random bit streams that comply with the ITU-T O.150 specification. These bit streams are used with lab test equipment or logic devices that can self-synchronize to the bit pattern. The initial phase of the pattern is not defined since the receiver self synchronizes.

The sequences are defined by a recursive equation. For example, Equation 12 defines the PRBS7 sequence.

$$
y[n] = y[n-6] \oplus y[n-7]
$$
\n
$$
(12)
$$

#### where

bit n is the XOR of bit  $[n - 6]$  and bit  $[n - 7]$ , which are previously transmitted bits

Table 8-34 lists equations and sequence lengths for the available PRBS test modes where  $\oplus$  is the XOR operation and y[n] represents bit n in the PRBS sequence. The initial phase of the pattern is unique for each lane.





## *8.4.4.3 Clock Pattern Mode*

In the clock pattern mode, the JESD204C transport layer and link layer are bypassed, so the test sequence is neither scrambled nor encoded. The pattern consists of a 16-bit long sequence of 8 ones and 8 zeros (1111 1111 0000 0000) that repeats indefinitely.



## *8.4.4.4 Ramp Test Mode*

In the ramp test mode, the JESD204C link layer operates normally, but the transport layer is disabled. Each lane encodes an identical stream of incrementing octet values. The octet value is 0x00 at the beginning of every multiframe (or extended multi-block). The value is increased by 1 for each subsequent octet. If there are more than 256 octets in a multiframe (or extended multi-block), then the value roll back to 0x00 after it reaches 0xFF. In 8b/10b modes, the ramp pattern does not start until the ILAS is completed. In 64b/66b modes, the ramp pattern starts after the serializers are initialized.

## *8.4.4.5 Short and Long Transport Test Mode*

JESD204C defines both short and long transport test modes to verify that the transport layers in the transmitter and receiver are operating correctly. The short transport test pattern used by device is dependent on the JMODE and are provided in *Short Transport Test Pattern*. The device does not support long transport test modes.

#### **8.4.4.5.1 Short Transport Test Pattern**

Short transport test patterns send a predefined octet format that repeats every frame. The short transport test patterns for each JMODE are defined in this section.



### **Table 8-35. Short Transport Test Pattern for JMODE 0**

## **Table 8-36. Short Transport Test Pattern for JMODE 1**



### **Table 8-37. Short Transport Test Pattern for JMODE 2**





### **Table 8-38. Short Transport Test Pattern for JMODE 3**



### **Table 8-39. Short Transport Test Pattern for JMODE 4**



#### **Table 8-40. Short Transport Test Pattern for JMODE 5**



#### **Table 8-41. Short Transport Test Pattern for JMODE 6**



## **Table 8-42. Short Transport Test Pattern for JMODE 7**



### **Table 8-43. Short Transport Test Pattern for JMODE 8**





## **Table 8-44. Short Transport Test Pattern for JMODE 9**



## **Table 8-45. Short Transport Test Pattern for JMODE 10**



## **Table 8-46. Short Transport Test Pattern for JMODE 11**



## **Table 8-47. Short Transport Test Pattern for JMODE 12**







# **Table 8-47. Short Transport Test Pattern for JMODE 12 (continued)**

## **Table 8-48. Short Transport Test Pattern for JMODE 13**



#### **Table 8-49. Short Transport Test Pattern for JMODE 14**



### **Table 8-50. Short Transport Test Pattern for JMODE 15**



## *8.4.4.6 D21.5 Test Mode*

In this test mode, the controller transmits a continuous stream of D21.5 characters (alternating 0s and 1s). This mode applies to 8B/10B and 64B/66B modes.

# *8.4.4.7 K28.5 Test Mode*

In this test mode, the controller transmits a continuous stream of K28.5 characters. This mode only applies to 8B/10B modes.

Copyright © 2022 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAJ4A&partnum=ADC12QJ1600-EP)* 81



## *8.4.4.8 Repeated ILA Test Mode*

In this test mode, the JESD204C link layer operates normally, except that the ILA sequence (ILAS) repeats indefinitely instead of starting the data phase. Whenever the receiver issues a synchronization request, the transmitter initiates code group synchronization. Upon completion of code group synchronization, the transmitter repeatedly transmits the ILA sequence. This mode only applies to 8B/10B modes.

## *8.4.4.9 Modified RPAT Test Mode*

A 12-octet repeating pattern is defined in INCITS TR-35-2004. The purpose of this pattern is to generate white spectral content for JESD204C compliance and jitter testing. Table 8-51 lists the pattern before and after 8B/10B encoding. This mode only applies to 8B/10B modes.





## **8.4.5 Calibration Modes and Trimming**

The device has two calibration modes available: foreground calibration and background calibration. When foreground calibration is initiated the ADCs are taken offline to calibrate and the output data becomes mid-code (0x000 in 2's complement) until calibration is finished. Background calibration allows the ADC to continue normal operation while the ADC cores are calibrated in the background by swapping in a different ADC core to take its place. Additional offset calibration features are available in both foreground and background calibration modes. Further, a number of ADC parameters can be trimmed to optimize performance in a user system.

The device consists of a total of six ADC cores. In foreground calibration mode ADC 0 samples INA±, ADC 1 samples INB±, ADC 4 samples INC± and ADC 5 samples IND±. In the background calibration modes, ADC core 2 is swapped in periodically for ADC 0 and ADC 1 and ADC core 3 is swapped in periodically for ADC 4 and 5 so that they can be calibrated without disrupting operation. [Figure 8-13](#page-82-0) through [Figure 8-15](#page-83-0) provide a diagrams of the calibration system including labeling of the ADC cores. When calibration is performed the linearity, gain, and offset voltage for each bank are calibrated to an internally generated calibration signal. The analog inputs can be driven during calibration, both foreground and background, except that when offset calibration (OS\_CAL or BGOS\_CAL) is used there must be no signals (or aliased signals) near DC for proper estimation of the offset (see the *[Offset Callibration](#page-84-0)* section).

<span id="page-82-0"></span>

**Figure 8-13. Quad Channel Calibration System Block Diagram**



**Figure 8-14. DualChannel Calibration System Block Diagram**



<span id="page-83-0"></span>

**Figure 8-15. Single Channel Calibration System Block Diagram**

In addition to calibration, a number of ADC parameters are user controllable to provide trimming for optimal performance. These parameters include input offset voltage, ADC gain and input termination resistance. The default trim values are programmed at the factory to unique values for each device that are determined to be optimal at the test system operating conditions. The user can read the factory-programmed values from the trim registers and adjust as desired. The register fields that control the trimming are labeled according to the input that is being sampled (INA±, INB±, INC± or IND±) and the ADC core that is being trimmed. The user is not expected to change the trim values as operating conditions change, however the user can change values as needed. Any custom trimming must be done on a per device basis because of process variations, meaning that there is no global optimal setting for all parts. See the *[Trimming](#page-86-0)* section for information about the available trim parameters and associated registers.

## *8.4.5.1 Foreground Calibration Mode*

Foreground calibration requires the ADC to stop converting the analog input signals during the procedure. Foreground calibration always runs on power-up and the user must wait a sufficient time before programming the device to ensure that the calibration is finished. Foreground calibration can be initiated by triggering the calibration engine. The trigger source can be either the CALTRIG pin or [CAL\\_SOFT\\_TRIG](#page-104-0) and is chosen by setting [CAL\\_TRIG\\_EN](#page-103-0).

# *8.4.5.2 Background Calibration Mode*

Background calibration mode allows the ADC to continuously operate, with no interruption of data. This continuous operation is accomplished by activating extra ADC cores that are calibrated to take over operation for one of the other previously active ADC cores. For the quad channel device, ADC cores 0 and 1 share one extra ADC core (ADC core 2) and ADC cores 4 and 5 share the other extra ADC core (ADC core 3). When an ADC core is taken off-line the ADC is then calibrated and then can in turn take over to allow the next ADC to be calibrated. This process operates continuously, ensuring the ADC cores always provide the optimum performance regardless of system operating condition changes. Only one of the cores is calibrated at a time to reduce power consumption, however the additional active ADC core does increase the power consumption in comparison to foreground calibration mode. The low-power background calibration (LPBG) mode discussed in the *[Low-Power Background Calibration \(LPBG\) Mode](#page-84-0)* section provides reduced average power consumption in comparison with the standard background calibration mode. Background calibration can be enabled by setting [CAL\\_BG](#page-102-0). CAL\_TRIG\_EN must be set to 0 and CAL\_SOFT\_TRIG must be set to 1.

Great care has been taken to minimize effects on converted data as the core switching process occurs, however, small brief glitches may still occur on the converter data as the cores are swapped. It is recommended to set register ADC\_SRC\_DLY (address = 0x9A) to 0x1F and MUX\_SEL\_DLY (address = 0x9B) to 0x1E.

See the *[Typical Characteristics](#page-21-0)* for examples of possible glitches in sine-wave and DC signals.

<span id="page-84-0"></span>

## *8.4.5.3 Low-Power Background Calibration (LPBG) Mode*

Low-power background calibration (LPBG) mode reduces the power-overhead of enabling additional ADC cores while still allowing background calibration of the ADC cores to maintain optimal performance as operating conditions change. LPBG calibration modifies the background calibration procedure by powering down the spare ADC cores until they are ready to be calibrated. Set LP  $EN = 1$  to enable the low-power background calibration feature. Calibration and swapping of ADC cores can be controlled either automatically by the device or manually by the system by setting [LP\\_TRIG](#page-104-0) appropriately. Manual control (LP\_TRIG=1) allows the system to trigger calibration in order to limit the number of calibration cycles that occur to avoid unnecessary core swaps or to keep power consumption at a minimum. For instance, the user may decide to run calibration only when the system temperature changes by some fixed temperature. If manual control is not necessary the automatic calibration control can be enabled (LP\_TRIG=0) to calibrate at fixed time intervals.

In automatic calibration mode (LP\_TRIG=0) the spare ADC core sleep time can be controlled by the [LP\\_SLEEP\\_DLY](#page-104-0) register setting. LP\_SLEEP\_DLY is used to adjust the amount of time an ADC sleeps before waking up for calibration (when LP\_EN=1 and LP\_TRIG = 0). [LP\\_WAKE\\_DLY](#page-104-0) sets how long the core is allowed to stabilize after being awoken before calibration begins. In automatic calibration control mode the freshly calibrated core is swapped in for an active core as soon as calibration finishes and the new spare core is powered down for the sleep duration before waking up and calibrating.

Manual calibration control is enabled by setting LP\_TRIG high in order to use the calibration trigger (CAL\_SOFT\_TRIG or CALTRIG) to trigger calibrations and core swaps. When manual control is enabled (LP\_TRIG=1) the spare ADC is held in sleep mode while the calibration trigger is high. Setting the calibration trigger low then wakes up the spare ADC core and starts the calibration routine after waiting for the specified wake delay (LP\_WAKE\_DLY). The spare ADC core is swapped in for an active core once calibration is complete and the calibration trigger is set high again. If the calibration trigger is held low, then the spare ADC core calibrates and powers until the calibration trigger goes high; therefore consuming power. ADC12QJ1600-EP can report when the spare ADC finishes calibration on the CALSTAT output pin by setting the CALSTAT pin to output the CAL\_STOPPED signal [\(CAL\\_STATUS\\_SEL](#page-103-0) = 1). For lowest power consumption, set the calibration trigger high before calibration finishes to allow the spare ADC to swap in for an active ADC core as soon as calibration finishes. Otherwise, the ADC core swap can be timed manually by setting the calibration trigger high at the desired time to minimize system impact of potential glitches caused by the swapping procedure.

In LPBG mode there is an increase in power consumption during the ADC core calibration. The longer the spare ADC is held asleep the lower the average power consumption; however, large shifts in operating conditions during the sleep cycle may cause degraded ADC performance due to non-optimized calibration data for the active ADC core. The power consumption roughly alternates between the power consumption in foreground calibration when the spare ADC core is sleeping to the power consumption in background calibration when the spare ADC is being calibrated. Design the power-supply network to control the transient power requirements for this mode, including bulk capacitance after any power supply filtering network to help regulate the supply voltage during the supply transient.

### **8.4.6 Offset Calibration**

Foreground calibration and background calibration modes inherently calibrate the offsets of the ADC cores; however, the input buffers sit outside of the calibration loop and therefore their offsets are not calibrated by the standard calibration process. A separate calibration is provided to correct the input buffer offsets.

There must be no signals at or near DC or aliased signals that fall at or near DC in order to properly calibration the offsets, requiring the system to ensure this condition during normal operation or have the ability to mute the input signal during calibration. Foreground offset calibration is enabled via [CAL\\_OS](#page-102-0) and only performs the calibration one time as part of the foreground calibration procedure. Background offset calibration is enabled via [CAL\\_BGOS](#page-102-0) and continues to correct the offset as part of the background calibration routine to account for operating condition changes. When CAL\_BGOS is set, the system must ensure that there are no DC or near DC signals or aliased signals that fall at or near DC during normal operation. Offset calibration can be performed as a foreground operation when using background calibration by setting CAL\_OS to 1 before setting [CAL\\_EN](#page-101-0), but does not correct for variations as operating conditions change.



The offset calibration correction uses the input offset voltage trim registers (see [OFS0](#page-120-0) to [OFS5](#page-123-0)) to correct the offset and therefore must not be written by the user when offset calibration is used. The user can read the calibrated values by reading the offset trim registers after calibration is completed and then use these values in the future to overwrite the factory trim values. Only read the values when FG\_DONE is read as 1 when using foreground offset calibration (CAL\_OS = 1) and do not read the values when using background offset calibration (CAL\_BGOS = 1). Setting CAL\_OS to 1 and CAL\_BG to 1 performs an offset calibration of all six cores during the foreground calibration process.

Some systems, such as pulsed input systems, may purposefully apply a large external DC offset to the analog inputs to maximize the dynamic range for uni-polar signals. Standard offset calibration does not work for these systems because of the applied DC offset. These systems can instead set [OSREF](#page-102-0) to use the spare ADC as the offset reference and then calibrate the main ADC cores to match the spare offset. This allows seamless offset transitions during background calibration swapping.

<span id="page-86-0"></span>

# **8.4.7 Trimming**

Table 8-52 lists the parameters that can be trimmed and the associated registers.



# **Table 8-52. Trim Register Descriptions**



## **8.5 Programming**

## **8.5.1 Using the Serial Interface**

The serial interface is accessed using the following four pins: serial clock (SCLK), serial data in (SDI), serial data out (SDO), and serial interface chip-select (SCS). Register access is enabled through the SCS pin.

## **8.5.2 SCS**

This signal must be asserted low to access a register through the serial interface. Setup and hold times with respect to the SCLK must be observed.

## **8.5.3 SCLK**

Serial data input is accepted at the rising edge of this signal. SCLK has no minimum frequency requirement.

### **8.5.4 SDI**

Each register access requires a specific 24-bit pattern at this input. This pattern consists of a read-and-write (R/W) bit, register address, and register value. The data are shifted in MSB first and multi-byte registers are always in little-endian format (least significant byte stored at the lowest address). Setup and hold times with respect to the SCLK must be observed (see the [Timing Requirements](#page-20-0) table).

### **8.5.5 SDO**

The SDO signal provides the output data requested by a read command. This output is high impedance during write bus cycles and during the read bit and register address portion of read bus cycles.

As shown in Serial Interface Protocol: Single Read/Write, each register access consists of 24 bits. The first bit is high for a read and low for a write.

The next 15 bits are the address of the register that is to be written to. During write operations, the last eight bits are the data written to the addressed register. During read operations, the last eight bits on SDI are ignored and, during this time, the SDO outputs the data from the addressed register. Serial Interface Protocol: Single Read/Write shows the serial protocol details.



**Figure 8-16. Serial Interface Protocol: Single Read/Write**



## **8.5.6 Streaming Mode**

The serial interface supports streaming reads and writes. In this mode, the initial 24 bits of the transaction specifics the access type, register address, and data value as normal. Additional clock cycles of write or read data are immediately transferred, as long as the SCS input is maintained in the asserted (logic low) state. The register address auto increments (default) or decrements for each subsequent 8-bit transfer of the streaming transaction. [ASCEND](#page-91-0) controls whether the address value ascends (increments) or descends (decrements). Streaming mode can be disabled by setting the ADDR HOLD bit. Figure 8-17 shows the streaming mode transaction details.



**Figure 8-17. Serial Interface Protocol: Streaming Read/Write**

See the SPI\_Register\_Map Registers section for detailed information regarding the registers

**Note**

The serial interface must not be accessed during ADC calibration. Accessing the serial interface during this time impairs the performance of the device until the device is calibrated correctly. Writing or reading the serial registers also reduces dynamic ADC performance for the duration of the register access times.



## <span id="page-89-0"></span>**8.5.7 SPI\_Register\_Map Registers**

Table 8-53 lists the SPI\_Register\_Map registers. All register offset addresses not listed in Table 8-53 should be considered as reserved locations and the register contents should not be modified.



0x201 JMODE JESD204C Mode (default: 0x00) Section 8.5.7.42



#### **Table 8-53. SPI\_REGISTER\_MAP Registers (continued)**



Complex bit access types are encoded to fit into small table cells. Table 8-54 shows the codes that are used for access types in this section.

## **Table 8-54. SPI\_Register\_Map Access Type Codes**





## <span id="page-91-0"></span>**Table 8-54. SPI\_Register\_Map Access Type Codes (continued)**



# **8.5.7.1 CONFIG\_A Register (Address = 0x0) [reset = 0x30]**

CONFIG\_A is shown in Figure 8-18 and described in Table 8-55.

Return to the [Table 8-53.](#page-89-0)

Configuration A (default: 0x30)

## **Figure 8-18. CONFIG\_A Register**



## **Table 8-55. CONFIG\_A Register Field Descriptions**



## **8.5.7.2 DEVICE\_CONFIG Register (Address = 0x2) [reset = 0x00]**

DEVICE CONFIG is shown in Figure 8-19 and described in [Table 8-56](#page-92-0).

Return to the [Table 8-53.](#page-89-0)

Device Configuration (default: 0x00)

### **Figure 8-19. DEVICE\_CONFIG Register**



92 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAJ4A&partnum=ADC12QJ1600-EP)* Copyright © 2022 Texas Instruments Incorporated

<span id="page-92-0"></span>

## **Figure 8-19. DEVICE\_CONFIG Register (continued)**

R/W-0x0 R/W-0x0

## **Table 8-56. DEVICE\_CONFIG Register Field Descriptions**



## **8.5.7.3 VENDOR\_ID Register (Address = 0xC) [reset = 0x0]**

VENDOR\_ID is shown in Figure 8-20 and described in Table 8-57.

Return to the [Table 8-53.](#page-89-0)

Vendor Identification (Default = 0x0451)



## **Table 8-57. VENDOR\_ID Register Field Descriptions**



## **8.5.7.4 USR0 Register (Address = 0x10) [reset = 0x00]**

USR0 is shown in Figure 8-21 and described in Table 8-58.

Return to the [Table 8-53.](#page-89-0)

User SPI Configuration (Default: 0x00)

## **Figure 8-21. USR0 Register**



## **Table 8-58. USR0 Register Field Descriptions**





# <span id="page-93-0"></span>**8.5.7.5 CLK\_CTRL0 Register (Address = 0x29) [reset = 0x80]**

CLK\_CTRL0 is shown in Figure 8-22 and described in Table 8-59.

Return to the [Table 8-53.](#page-89-0)

Clock Control 0 (default: 0x80)

## **Figure 8-22. CLK\_CTRL0 Register**



## **Table 8-59. CLK\_CTRL0 Register Field Descriptions**



## **8.5.7.6 CLK\_CTRL1 Register (Address = 0x2A) [reset = 0x00]**

CLK CTRL1 is shown in Figure 8-23 and described in Table 8-60.

Return to the [Table 8-53.](#page-89-0)

Clock Control 1 (default: 0x00)

### **Figure 8-23. CLK\_CTRL1 Register**



## **Table 8-60. CLK\_CTRL1 Register Field Descriptions**



<span id="page-94-0"></span>

### **Table 8-60. CLK\_CTRL1 Register Field Descriptions (continued)**



## **8.5.7.7 CLK\_CTRL2 Register (Address = 0x2B) [reset = 0x10]**

CLK\_CTRL2 is shown in Figure 8-24 and described in Table 8-61.

Return to the [Table 8-53.](#page-89-0)

Clock Control 1 (default: 0x10)

#### **Figure 8-24. CLK\_CTRL2 Register**



#### **Table 8-61. CLK\_CTRL2 Register Field Descriptions**



## **8.5.7.8 SYSREF\_POS Register (Address = 0x2C) [reset = 0x0]**

SYSREF\_POS is shown in Figure 8-25 and described in Table 8-62.

Return to the [Table 8-53.](#page-89-0)

SYSREF Capture Position (read-only status)

### **Figure 8-25. SYSREF\_POS Register**



#### **Table 8-62. SYSREF\_POS Register Field Descriptions**



Copyright © 2022 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAJ4A&partnum=ADC12QJ1600-EP)* 95

# <span id="page-95-0"></span>**8.5.7.9 FS\_RANGE Register (Address = 0x30) [reset = 0xA000]**

FS\_RANGE is shown in Figure 8-26 and described in Table 8-63.

Return to the [Table 8-53.](#page-89-0)

FS\_RANGE (default: 0xA000)

#### **Figure 8-26. FS\_RANGE Register**



#### **Table 8-63. FS\_RANGE Register Field Descriptions**



## **8.5.7.10 LOW\_POWER1 Register (Address = 0x37) [reset = 0x4B]**

LOW\_POWER1 is shown in Figure 8-27 and described in Table 8-64.

Return to the [Table 8-53.](#page-89-0)

Low Power Mode 1 (default: 0x4B)

### **Figure 8-27. LOW\_POWER1 Register**



### **Table 8-64. LOW\_POWER1 Register Field Descriptions**



## **8.5.7.11 TMSTP\_CTRL Register (Address = 0x3B) [reset = 0x00]**

TMSTP\_CTRL is shown in [Figure 8-28](#page-96-0) and described in [Table 8-65](#page-96-0).

Return to the [Table 8-53.](#page-89-0)

TIMESTAMP (TMSTP) Control (default: 0x00)

<span id="page-96-0"></span>

#### **Figure 8-28. TMSTP\_CTRL Register** 7 6 5 4 3 2 1 0 RESERVED TMSTP\_LVPEC L\_EN TMSTP\_RECV \_EN R/W-0x0 R/W-0x0 R/W-0x0

## **Table 8-65. TMSTP\_CTRL Register Field Descriptions**



# **8.5.7.12 PLLREFO\_CTRL Register (Address = 0x3C) [reset = 0x01]**

PLLREFO\_CTRL is shown in Figure 8-29 and described in Table 8-66.

Return to the [Table 8-53.](#page-89-0)

## PLL Reference Output Control (default: 0x01)

### **Figure 8-29. PLLREFO\_CTRL Register**



## **Table 8-66. PLLREFO\_CTRL Register Field Descriptions**



## **8.5.7.13 CPLL\_FBDIV1 Register (Address = 0x3D) [reset = 0x00]**

CPLL\_FBDIV1 is shown in Figure 8-30 and described in Table 8-67.

Return to the [Table 8-53.](#page-89-0)

C-PLL Feedback Divider V and P (default: 0x00)

#### **Figure 8-30. CPLL\_FBDIV1 Register**



#### **Table 8-67. CPLL\_FBDIV1 Register Field Descriptions**





<span id="page-97-0"></span>

## **Table 8-67. CPLL\_FBDIV1 Register Field Descriptions (continued)**

# **8.5.7.14 CPLL\_FBDIV2 Register (Address = 0x3E) [reset = 0x20]**

CPLL\_FBDIV2 is shown in Figure 8-31 and described in Table 8-68.

Return to the [Table 8-53.](#page-89-0)

C-PLL Feedback Divider N (default: 0x20)

## **Figure 8-31. CPLL\_FBDIV2 Register**



### **Table 8-68. CPLL\_FBDIV2 Register Field Descriptions**



# **8.5.7.15 CPLL\_VCOCTRL1 Register (Address = 0x3F) [reset = 0x4F, recommended 0x4A]**

CPLL\_VCOCTRL1 is shown in Figure 8-32 and described in Table 8-69.

Return to the [Table 8-53.](#page-89-0)

C-PLL Feedback Divider N (default: 0x4F)

#### **Figure 8-32. CPLL\_VCOCTRL1 Register**



#### **Table 8-69. CPLL\_VCOCTRL1 Register Field Descriptions**



<span id="page-98-0"></span>

## **8.5.7.16 SER\_PE Register (Address = 0x48) [reset = 0x00]**

SER\_PE is shown in Figure 8-33 and described in Table 8-70.

Return to the [Table 8-53.](#page-89-0)

Serializer Pre-Emphasis Control (default: 0x00)

### **Figure 8-33. SER\_PE Register**



#### **Table 8-70. SER\_PE Register Field Descriptions**



## **8.5.7.17 TRIGOUT\_CTRL Register (Address = 0x57) [reset = 0x00]**

TRIGOUT\_CTRL is shown in Figure 8-34 and described in Table 8-71.

Return to the [Table 8-53.](#page-89-0)

TRIGOUT Output Control (default: 0x00)

#### **Figure 8-34. TRIGOUT\_CTRL Register**



#### **Table 8-71. TRIGOUT\_CTRL Register Field Descriptions**



### **8.5.7.18 CPLL\_OVR Register (Address = 0x58) [reset = 0x00]**

CPLL\_OVR is shown in [Figure 8-35](#page-99-0) and described in [Table 8-72.](#page-99-0)

Return to the [Table 8-53.](#page-89-0)

C-PLL Pin Override (default: 0x00)

#### <span id="page-99-0"></span>**[ADC12QJ1600-EP](https://www.ti.com/product/ADC12QJ1600-EP)** [SBASAJ4A](https://www.ti.com/lit/pdf/SBASAJ4) – JUNE 2022 – REVISED DECEMBER 2022 **[www.ti.com](https://www.ti.com)**





## **Table 8-72. CPLL\_OVR Register Field Descriptions**



# **8.5.7.19 VCO\_FREQ\_TRIM Register (Address = 0x59) [reset = 0x0]**

VCO\_FREQ\_TRIM is shown in Figure 8-36 and described in Table 8-73.

Return to the [Table 8-53.](#page-89-0)

C-PLL VCO Frequency Trim (default: undefined)

## **Figure 8-36. VCO\_FREQ\_TRIM Register**







<span id="page-100-0"></span>



# **Table 8-73. VCO\_FREQ\_TRIM Register Field Descriptions (continued)**

# **8.5.7.20 CPLL\_RESET Register (Address = 0x5C) [reset = 0x00]**

CPLL\_RESET is shown in Figure 8-37 and described in Table 8-74.

Return to the [Table 8-53.](#page-89-0)

## C-PLL / VCO Calibration Reset (default: 0x00)





## **Table 8-74. CPLL\_RESET Register Field Descriptions**



## **8.5.7.21 VCO\_CAL\_CTRL Register (Address = 0x5D) [reset = 0x40]**

VCO\_CAL\_CTRL is shown in Figure 8-38 and described in Table 8-75.

Return to the [Table 8-53.](#page-89-0)

VCO Calibration Control (default: 0x40)

### **Figure 8-38. VCO\_CAL\_CTRL Register**



## **Table 8-75. VCO\_CAL\_CTRL Register Field Descriptions**





<span id="page-101-0"></span>

## **Table 8-75. VCO\_CAL\_CTRL Register Field Descriptions (continued)**

# **8.5.7.22 VCO\_CAL\_STATUS Register (Address = 0x5E) [reset = 0x0]**

VCO\_CAL\_STATUS is shown in Figure 8-39 and described in Table 8-76.

### Return to the [Table 8-53.](#page-89-0)

VCO Calibration Status (read-only) (default: undefined)

## **Figure 8-39. VCO\_CAL\_STATUS Register**



#### **Table 8-76. VCO\_CAL\_STATUS Register Field Descriptions**



## **8.5.7.23 CAL\_EN Register (Address = 0x61) [reset = 0x01]**

CAL\_EN is shown in Figure 8-40 and described in Table 8-77.

Return to the [Table 8-53.](#page-89-0)

Calibration Enable (Default: 0x01)

### **Figure 8-40. CAL\_EN Register**



## **Table 8-77. CAL\_EN Register Field Descriptions**



<span id="page-102-0"></span>

# **8.5.7.24 CAL\_CFG0 Register (Address = 0x62) [reset = 0x01]**

CAL\_CFG0 is shown in Figure 8-41 and described in Table 8-78.

Return to the [Table 8-53.](#page-89-0)

Calibration Configuration 0 (Default: 0x01)





#### **Table 8-78. CAL\_CFG0 Register Field Descriptions**



## **8.5.7.25 CAL\_CFG1 Register (Address = 0x65) [reset = 0x01]**

CAL\_CFG1 is shown in Figure 8-42 and described in Table 8-79.

Return to the [Table 8-53.](#page-89-0)

Calibration Configuration 1 (Default: 0x01)

#### **Figure 8-42. CAL\_CFG1 Register**







## **8.5.7.26 CAL\_AVG Register (Address = 0x68) [reset = 0x61]**

CAL AVG is shown in [Figure 8-43](#page-103-0) and described in [Table 8-80.](#page-103-0)

Return to the [Table 8-53.](#page-89-0)



## <span id="page-103-0"></span>Calibration Averaging (default: 0x61)

## **Figure 8-43. CAL\_AVG Register**



### **Table 8-80. CAL\_AVG Register Field Descriptions**



## **8.5.7.27 CAL\_STATUS Register (Address = 0x6A) [reset = 0x0]**

CAL\_STATUS is shown in Figure 8-44 and described in Table 8-81.

## Return to the [Table 8-53.](#page-89-0)

Calibration Status (default: undefined) (read-only)

## **Figure 8-44. CAL\_STATUS Register**



#### **Table 8-81. CAL\_STATUS Register Field Descriptions**



## **8.5.7.28 CAL\_PIN\_CFG Register (Address = 0x6B) [reset = 0x00]**

CAL\_PIN\_CFG is shown in Figure 8-45 and described in [Table 8-82.](#page-104-0)

Return to the [Table 8-53.](#page-89-0)

Calibration Pin Configuration (default: 0x00)





<span id="page-104-0"></span>

## **Table 8-82. CAL\_PIN\_CFG Register Field Descriptions**



# **8.5.7.29 CAL\_SOFT\_TRIG Register (Address = 0x6C) [reset = 0x01]**

CAL\_SOFT\_TRIG is shown in Figure 8-46 and described in Table 8-83.

Return to the [Table 8-53.](#page-89-0)

Calibration Software Trigger (default: 0x01)

## **Figure 8-46. CAL\_SOFT\_TRIG Register**



## **Table 8-83. CAL\_SOFT\_TRIG Register Field Descriptions**



## **8.5.7.30 CAL\_LP Register (Address = 0x6E) [reset = 0x88]**

CAL\_LP is shown in Figure 8-47 and described in [Table 8-84.](#page-105-0)

Return to the [Table 8-53.](#page-89-0)

Low-Power Background Calibration (default: 0x88)

#### **Figure 8-47. CAL\_LP Register**





<span id="page-105-0"></span>

# **8.5.7.31 GAIN\_TRIM Register (Address = 0x7A) [reset = 0x0]**

GAIN TRIM is shown in Figure 8-48 and described in Table 8-85.

Return to the [Table 8-53.](#page-89-0)

Gain DAC Trim (default from Fuse ROM)





#### **Table 8-85. GAIN\_TRIM Register Field Descriptions**



## **8.5.7.32 BG\_TRIM Register (Address = 0x7C) [reset = 0x0]**

BG\_TRIM is shown in [Figure 8-49](#page-106-0) and described in [Table 8-86.](#page-106-0)

Return to the [Table 8-53.](#page-89-0)

Band-Gap Trim (default from Fuse ROM)

<span id="page-106-0"></span>

## **Figure 8-49. BG\_TRIM Register**



#### **Table 8-86. BG\_TRIM Register Field Descriptions**



## **8.5.7.33 RTRIM\_A Register (Address = 0x7E) [reset = 0x0]**

RTRIM\_A is shown in Figure 8-50 and described in Table 8-87.

Return to the [Table 8-53.](#page-89-0)

Resistor Trim for INA (default from Fuse ROM)

#### **Figure 8-50. RTRIM\_A Register**



#### **Table 8-87. RTRIM\_A Register Field Descriptions**



## **8.5.7.34 RTRIM\_B Register (Address = 0x7F) [reset = 0x0]**

RTRIM\_B is shown in Figure 8-51 and described in Table 8-88.

Return to the [Table 8-53.](#page-89-0)

Resistor Trim for INB (default from Fuse ROM)

### **Figure 8-51. RTRIM\_B Register**



## **Table 8-88. RTRIM\_B Register Field Descriptions**



## **8.5.7.35 RTRIM\_C Register (Address = 0x80) [reset = 0x0]**

RTRIM C is shown in [Figure 8-52](#page-107-0) and described in [Table 8-89.](#page-107-0)

Return to the [Table 8-53.](#page-89-0)

Copyright © 2022 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAJ4A&partnum=ADC12QJ1600-EP)* 107



<span id="page-107-0"></span>Resistor Trim for INC (default from Fuse ROM)

## **Figure 8-52. RTRIM\_C Register**



#### **Table 8-89. RTRIM\_C Register Field Descriptions**



## **8.5.7.36 RTRIM\_D Register (Address = 0x81) [reset = 0x0]**

RTRIM\_D is shown in Figure 8-53 and described in Table 8-90.

Return to the [Table 8-53.](#page-89-0)

Resistor Trim for IND (default from Fuse ROM)

## **Figure 8-53. RTRIM\_D Register**



## **Table 8-90. RTRIM\_D Register Field Descriptions**



## **8.5.7.37 ADC Source Control Delay (Address = 0x9A) [reset = 0x08]**

ADC\_SRC\_DLY is shown in AC\_SRC\_DLY Register and described in ADC\_SRC\_DLY Register Field Descriptions. Only change this register while CAL\_EN is 0.

Return to the [Table 8-53.](#page-89-0)

ADC Dither Control (default from Fuse ROM)



### **Table 8-91. ADC\_SRC\_DLY Register Field Descriptions**




### **Table 8-91. ADC\_SRC\_DLY Register Field Descriptions (continued)**



## **8.5.7.38 MUX Select Delay Register (Address = 0x9B) [reset = 0x07]**

MUX SEL DLY is shown in MUX SEL DLY Register and described in MUX SEL DLY Register Field Descriptions.

Return to the [Table 8-53.](#page-89-0)





#### **Table 8-92. MUX\_SEL\_DLY Register Field Descriptions**



## **8.5.7.39 ADC\_DITH Register (Address = 0x9D) [reset = 0x0]**

ADC\_DITH is shown in Figure 8-56 and described in Table 8-93.

Return to the [Table 8-53.](#page-89-0)

ADC Dither Control (default from Fuse ROM)

#### **Figure 8-56. ADC\_DITH Register**



#### **Table 8-93. ADC\_DITH Register Field Descriptions**





## **Table 8-93. ADC\_DITH Register Field Descriptions (continued)**

<span id="page-109-0"></span>

## **8.5.7.40 LSB\_CTRL Register (Address = 0x160) [reset = 0x00]**

LSB\_CTRL is shown in Figure 8-57 and described in Table 8-94.

Return to the [Table 8-53.](#page-89-0)

LSB Control Bit Output (default: 0x00)

## **Figure 8-57. LSB\_CTRL Register**



#### **Table 8-94. LSB\_CTRL Register Field Descriptions**



## **8.5.7.41 JESD\_EN Register (Address = 0x200) [reset = 0x01]**

JESD\_EN is shown in Figure 8-58 and described in [Table 8-95.](#page-110-0)

Return to the [Table 8-53.](#page-89-0)

#### JESD204C Subsystem Enable (default: 0x01)

## **Figure 8-58. JESD\_EN Register**



<span id="page-110-0"></span>

#### **Table 8-95. JESD\_EN Register Field Descriptions**



## **8.5.7.42 JMODE Register (Address = 0x201) [reset = 0x00]**

JMODE is shown in Figure 8-59 and described in Table 8-96.

Return to the [Table 8-53.](#page-89-0)

JESD204C Mode (default: 0x00)

#### **Figure 8-59. JMODE Register**



#### **Table 8-96. JMODE Register Field Descriptions**



### **8.5.7.43 KM1 Register (Address = 0x202) [reset = 0x1F]**

KM1 is shown in Figure 8-60 and described in Table 8-97.

Return to the [Table 8-53.](#page-89-0)

JESD204C K Parameter (minus 1) (default: 0x1F)

#### **Figure 8-60. KM1 Register**



#### **Table 8-97. KM1 Register Field Descriptions**



Copyright © 2022 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAJ4A&partnum=ADC12QJ1600-EP)* 111

## <span id="page-111-0"></span>**8.5.7.44 JSYNC\_N Register (Address = 0x203) [reset = 0x01]**

JSYNC\_N is shown in Figure 8-61 and described in Table 8-98.

Return to the [Table 8-53.](#page-89-0)

JESD204C Manual Sync Request (default: 0x01)

#### **Figure 8-61. JSYNC\_N Register**



### **Table 8-98. JSYNC\_N Register Field Descriptions**



## **8.5.7.45 JCTRL Register (Address = 0x204) [reset = 0x03]**

JCTRL is shown in Figure 8-62 and described in Table 8-99.

Return to the [Table 8-53.](#page-89-0)

JESD204C Control (default: 0x03)

#### **Figure 8-62. JCTRL Register**



#### **Table 8-99. JCTRL Register Field Descriptions**







## **Table 8-99. JCTRL Register Field Descriptions (continued)**

## **8.5.7.46 JTEST Register (Address = 0x205) [reset = 0x00]**

JTEST is shown in Figure 8-63 and described in Table 8-100.

Return to the [Table 8-53.](#page-89-0)

JESD204C Test Control (default: 0x00)

#### **Figure 8-63. JTEST Register**



#### **Table 8-100. JTEST Register Field Descriptions**



#### **8.5.7.47 DID Register (Address = 0x206) [reset = 0x00]**

DID is shown in Figure 8-64 and described in [Table 8-101](#page-113-0).

Return to the [Table 8-53.](#page-89-0)

JESD204C DID Parameter (default: 0x00)

## **Figure 8-64. DID Register**



Copyright © 2022 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAJ4A&partnum=ADC12QJ1600-EP)* 113



#### **Figure 8-64. DID Register (continued)**

R/W-0x0

#### **Table 8-101. DID Register Field Descriptions**

<span id="page-113-0"></span>

#### **8.5.7.48 FCHAR Register (Address = 0x207) [reset = 0x00]**

FCHAR is shown in Figure 8-65 and described in Table 8-102.

Return to the [Table 8-53.](#page-89-0)

JESD204C Frame Character (default: 0x00)





#### **Table 8-102. FCHAR Register Field Descriptions**



## **8.5.7.49 JESD\_STATUS Register (Address = 0x208) [reset = 0x0]**

JESD\_STATUS is shown in Figure 8-66 and described in Table 8-103.

Return to the [Table 8-53.](#page-89-0)

JESD204C / System Status Register





#### **Table 8-103. JESD\_STATUS Register Field Descriptions**





#### **Table 8-103. JESD\_STATUS Register Field Descriptions (continued)**



## **8.5.7.50 CH\_EN Register (Address = 0x209) [reset = 0x03]**

CH\_EN is shown in Figure 8-67 and described in Table 8-104.

Return to the [Table 8-53.](#page-89-0)

JESD204C Channel Enable (default: 0x03)

#### **Figure 8-67. CH\_EN Register**



### **Table 8-104. CH\_EN Register Field Descriptions**



## **8.5.7.51 SHMODE Register (Address = 0x20F) [reset = 0x00]**

SHMODE is shown in [Figure 8-68](#page-115-0) and described in [Table 8-105.](#page-115-0)

Return to the [Table 8-53.](#page-89-0)

Copyright © 2022 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAJ4A&partnum=ADC12QJ1600-EP)* 115



<span id="page-115-0"></span>JESD204C Sync Word Mode (default: 0x00)

#### **Figure 8-68. SHMODE Register**



#### **Table 8-105. SHMODE Register Field Descriptions**



## **8.5.7.52 SYNC\_THRESH Register (Address = 0x210) [reset = 0x03]**

SYNC THRESH is shown in Figure 8-69 and described in Table 8-106.

Return to the [Table 8-53.](#page-89-0)

JESD204C SYNC~ Threshold (default: 0x03)

#### **Figure 8-69. SYNC\_THRESH Register**



#### **Table 8-106. SYNC\_THRESH Register Field Descriptions**



## **8.5.7.53 OVR\_TH Register (Address = 0x211) [reset = 0xF2]**

OVR\_TH is shown in [Figure 8-70](#page-116-0) and described in [Table 8-107.](#page-116-0)

Return to the [Table 8-53.](#page-89-0)

Over-range Threshold (default: 0xF2)

<span id="page-116-0"></span>



#### **Table 8-107. OVR\_TH Register Field Descriptions**



## **8.5.7.54 OVR\_CFG Register (Address = 0x213) [reset = 0x07]**

OVR\_CFG is shown in Figure 8-71 and described in Table 8-108.

Return to the [Table 8-53.](#page-89-0)

Over-range Enable / Hold Off (default: 0x07)

#### **Figure 8-71. OVR\_CFG Register**





#### **Table 8-108. OVR\_CFG Register Field Descriptions**

#### **8.5.7.55 INIT\_STATUS Register (Address = 0x270) [reset = 0x0]**

INIT STATUS is shown in Figure 8-72 and described in Table 8-109.

Return to the [Table 8-53.](#page-89-0)

Initialization Status (read-only)

#### **Figure 8-72. INIT\_STATUS Register**



#### **Table 8-109. INIT\_STATUS Register Field Descriptions**





## **8.5.7.56 LOW\_POWER2 Register (Address = 0x29A) [reset = 0x0F]**

LOW\_POWER2 is shown in Figure 8-73 and described in Table 8-110.

Return to the [Table 8-53.](#page-89-0)

Low Power Mode 2 (default: 0x0F)

#### **Figure 8-73. LOW\_POWER2 Register**



### **Table 8-110. LOW\_POWER2 Register Field Descriptions**



## **8.5.7.57 LOW\_POWER3 Register (Address = 0x29B) [reset = 0x04]**

LOW\_POWER3 is shown in Figure 8-74 and described in Table 8-111.

Return to the [Table 8-53.](#page-89-0)

Low Power Mode 3 (default: 0x04)

#### **Figure 8-74. LOW\_POWER3 Register**



#### **Table 8-111. LOW\_POWER3 Register Field Descriptions**



## **8.5.7.58 LOW\_POWER4 Register (Address = 0x29C) [reset = 0x1B]**

LOW\_POWER4 is shown in [Figure 8-75](#page-118-0) and described in [Table 8-112.](#page-118-0)

Return to the [Table 8-53.](#page-89-0)

Low Power Mode 4 (default: 0x1B)

<span id="page-118-0"></span>



### **Table 8-112. LOW\_POWER4 Register Field Descriptions**



## **8.5.7.59 ALARM Register (Address = 0x2C0) [reset = 0x0]**

ALARM is shown in Figure 8-76 and described in Table 8-113.

Return to the [Table 8-53.](#page-89-0)

Alarm Interrupt (read-only)

#### **Figure 8-76. ALARM Register**



#### **Table 8-113. ALARM Register Field Descriptions**



## **8.5.7.60 ALM\_STATUS Register (Address = 0x2C1) [reset = 0x3F]**

ALM STATUS is shown in Figure 8-77 and described in Table 8-114.

Return to the [Table 8-53.](#page-89-0)

Alarm Status (default: 0x3F, write to clear)

#### **Figure 8-77. ALM\_STATUS Register**



## **Table 8-114. ALM\_STATUS Register Field Descriptions**







## **Table 8-114. ALM\_STATUS Register Field Descriptions (continued)**

## **8.5.7.61 ALM\_MASK Register (Address = 0x2C2) [reset = 0x3F]**

ALM\_MASK is shown in Figure 8-78 and described in Table 8-115.

Return to the [Table 8-53.](#page-89-0)

Alarm Mask Register (default: 0x3F)

### **Figure 8-78. ALM\_MASK Register**









## **8.5.7.62 FIFO\_LANE\_ALM Register (Address = 0x2C4) [reset = 0xFF]**

FIFO\_LANE\_ALM is shown in Figure 8-79 and described in Table 8-116.

Return to the [Table 8-53.](#page-89-0)

FIFO Overflow/Underflow Alarm (default: 0xFF)

#### **Figure 8-79. FIFO\_LANE\_ALM Register**



#### **Table 8-116. FIFO\_LANE\_ALM Register Field Descriptions**



#### **8.5.7.63 OFS0 Register (Address = 0x330) [reset = 0x0]**

OFS0 is shown in Figure 8-80 and described in Table 8-117.

Return to the [Table 8-53.](#page-89-0)

Offset Adjustment for ADC0 (default from Fuse ROM)



## **Table 8-117. OFS0 Register Field Descriptions**



## **8.5.7.64 OFS1 Register (Address = 0x332) [reset = 0x0]**

OFS1 is shown in [Figure 8-81](#page-121-0) and described in [Table 8-118](#page-121-0).

Copyright © 2022 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAJ4A&partnum=ADC12QJ1600-EP)* 121



<span id="page-121-0"></span>Return to the [Table 8-53.](#page-89-0)

Offset Adjustment for ADC1 (default from Fuse ROM)



#### **Table 8-118. OFS1 Register Field Descriptions**



#### **8.5.7.65 OFS2A Register (Address = 0x334) [reset = 0x0]**

OFS2A is shown in Figure 8-82 and described in Table 8-119.

Return to the [Table 8-53.](#page-89-0)

Offset Adjustment for ADC2 (INA±) (default from Fuse ROM)

#### **Figure 8-82. OFS2A Register**



### **Table 8-119. OFS2A Register Field Descriptions**



#### **8.5.7.66 OFS2B Register (Address = 0x336) [reset = 0x0]**

OFS2B is shown in Figure 8-83 and described in [Table 8-120.](#page-122-0)

Return to the [Table 8-53.](#page-89-0)

Offset Adjustment for ADC2 (INB±) (default from Fuse ROM)



**Figure 8-83. OFS2B Register**

### **Figure 8-83. OFS2B Register (continued)**

#### **Table 8-120. OFS2B Register Field Descriptions**

<span id="page-122-0"></span>

#### **8.5.7.67 OFS3C Register (Address = 0x338) [reset = 0x0]**

OFS3C is shown in Figure 8-84 and described in Table 8-121.

Return to the [Table 8-53.](#page-89-0)

Offset Adjustment for ADC3 (INC±) (default from Fuse ROM)



R/W-0x0

#### **Table 8-121. OFS3C Register Field Descriptions**



## **8.5.7.68 OFS3D Register (Address = 0x33A) [reset = 0x0]**

OFS3D is shown in Figure 8-85 and described in Table 8-122.

Return to the [Table 8-53.](#page-89-0)

Offset Adjustment for ADC3 (IND±) (default from Fuse ROM)

#### **Figure 8-85. OFS3D Register**



#### **Table 8-122. OFS3D Register Field Descriptions**



## **8.5.7.69 OFS4 Register (Address = 0x33C) [reset = 0x0]**

OFS4 is shown in [Figure 8-86](#page-123-0) and described in [Table 8-123](#page-123-0).



<span id="page-123-0"></span>Return to the [Table 8-53.](#page-89-0)

Offset Adjustment for ADC4 (default from Fuse ROM)



#### **Table 8-123. OFS4 Register Field Descriptions**



#### **8.5.7.70 OFS5 Register (Address = 0x33E) [reset = 0x0]**

OFS5 is shown in Figure 8-87 and described in Table 8-124.

Return to the [Table 8-53.](#page-89-0)

Offset Adjustment for ADC5 (default from Fuse ROM)

#### **Figure 8-87. OFS5 Register**



### **Table 8-124. OFS5 Register Field Descriptions**



#### **8.5.7.71 GAIN0 Register (Address = 0x360) [reset = 0x0]**

GAIN0 is shown in Figure 8-88 and described in [Table 8-125](#page-124-0).

Return to the [Table 8-53.](#page-89-0)

Fine Gain Adjust for ADC0 (default from Fuse ROM)

#### **Figure 8-88. GAIN0 Register**



#### **Table 8-125. GAIN0 Register Field Descriptions**

<span id="page-124-0"></span>

### **8.5.7.72 GAIN1 Register (Address = 0x361) [reset = 0x0]**

GAIN1 is shown in Figure 8-89 and described in Table 8-126.

Return to the [Table 8-53.](#page-89-0)

Fine Gain Adjust for ADC1 (default from Fuse ROM)

#### **Figure 8-89. GAIN1 Register**



#### **Table 8-126. GAIN1 Register Field Descriptions**



#### **8.5.7.73 GAIN2A Register (Address = 0x362) [reset = 0x0]**

GAIN2A is shown in Figure 8-90 and described in Table 8-127.

Return to the [Table 8-53.](#page-89-0)

Fine Gain Adjust for ADC2 (INA±) (default from Fuse ROM)

#### **Figure 8-90. GAIN2A Register**







#### **8.5.7.74 GAIN2B Register (Address = 0x363) [reset = 0x0]**

GAIN2B is shown in Figure 8-91 and described in [Table 8-128.](#page-125-0)

Return to the [Table 8-53.](#page-89-0)

Fine Gain Adjust for ADC2 (INB±) (default from Fuse ROM)

#### **Figure 8-91. GAIN2B Register**





#### **Table 8-128. GAIN2B Register Field Descriptions**

<span id="page-125-0"></span>

#### **8.5.7.75 GAIN3C Register (Address = 0x364) [reset = 0x0]**

GAIN3C is shown in Figure 8-92 and described in Table 8-129.

#### Return to the [Table 8-53.](#page-89-0)

Fine Gain Adjust for ADC3 (INC±) (default from Fuse ROM)

#### **Figure 8-92. GAIN3C Register**



#### **Table 8-129. GAIN3C Register Field Descriptions**



#### **8.5.7.76 GAIN3D Register (Address = 0x365) [reset = 0x0]**

GAIN3D is shown in Figure 8-93 and described in Table 8-130.

Return to the [Table 8-53.](#page-89-0)

Fine Gain Adjust for ADC3 (IND±) (default from Fuse ROM)

#### **Figure 8-93. GAIN3D Register**







#### **8.5.7.77 GAIN4 Register (Address = 0x366) [reset = 0x0]**

GAIN4 is shown in Figure 8-94 and described in [Table 8-131](#page-126-0).

Return to the [Table 8-53.](#page-89-0)

Fine Gain Adjust for ADC4 (default from Fuse ROM)

#### **Figure 8-94. GAIN4 Register**



#### **Table 8-131. GAIN4 Register Field Descriptions**

<span id="page-126-0"></span>

# **8.5.7.78 GAIN5 Register (Address = 0x367) [reset = 0x0]**

GAIN5 is shown in Figure 8-95 and described in Table 8-132.

Return to the [Table 8-53.](#page-89-0)

Fine Gain Adjust for ADC5 (default from Fuse ROM)

#### **Figure 8-95. GAIN5 Register**



## **Table 8-132. GAIN5 Register Field Descriptions**





## <span id="page-127-0"></span>**9 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **9.1 Application Information**

The ADC12QJ1600-EP can be used in a wide range of applications including light detection and ranging (LiDAR), RADAR, satellite communications, handheld test equipment (communications testers and oscilloscopes), and software-defined radios (SDR). The wide input bandwidth enables direct RF sampling to at least 4 GHz and the high sampling rate allows signal bandwidths of greater than 500 MHz. The *Typical Application* section describes the use of the device in a LiDAR application using the integrated clocking features to reduce system cost, component count and solution size.

## **9.2 Typical Applications**

## **9.2.1 Light Detection and Ranging (LiDAR) Digitizer**

A LiDAR system uses a laser to send a light pulse toward a target and measures reflections off of the target using photodiodes. The photodiodes are connected to transimpedance amplifiers (TIA) to convert the current generated by the reflected light into a voltage. An ADC converts the voltage to a digital signal and extracts the pulse arrival time and reflected energy of the pulse. The device has a number of features that makes it ideal as the digitizer for a LiDAR system including high sampling rate, high performance, high input bandwidth and integrated clocking features. An example LiDAR system digitizer is shown in Figure 9-1 which uses up to four ADC channels running at 1 GSPS and the on-chip clocking features of the device to reduce the component count, size and cost of the system.







#### *9.2.1.1 Design Requirements*

An example list of LiDAR system requirements and the resulting digitizer requirements is given in Table 9-1. The example system requirements are for a mechanically rotating LiDAR system using a spinning mirror to cover the horizontal (azimuth) field-of-view and parallel receivers (photodiodes) to cover the vertical (elevation) field-of-view. The scan time requirement dictates that four vertical points are captured in parallel which requires four ADC channels and therefore a 16:1 photodiode to ADC mux ratio. The minimum pulse width of 5 ns, for high spatial resolution, requires a sampling rate of 1 GSPS in order to get 5 samples of each returning pulse. Low cost and small size are important to enable high volume production and a quad channel ADC with integrated clocking features help drive down these important metrics. Other considerations include the maximum SerDes rate supported by the FPGA and number of lanes. Assume the FPGA has 4 SerDes lanes that support up to 12.5 Gbps. For this reason, JMODE 8 is chosen.



#### **Table 9-1. LiDAR System and Digitizer Requirements**



#### *9.2.1.2 Detailed Design Procedure*

The details surrounding the LiDAR example design are provided in this section, including how to choose components and how to calculated the necessary clock frequencies.

#### **9.2.1.2.1 Analog Front-End Requirements**

The ADC channels are fed from an analog front end (AFE) which contains photodiodes, TIAs, fully-differential amplifiers (FDA) and analog muxes. The return pulse is collected by an optical lens which focuses the light to the corresponding photodiode. The photodiode generates a current which is converted to a voltage and amplified by a TIA. This single-ended voltage is converted to a differential voltage using a fully-differential amplifier which then drives the differential input of the ADC. The ADC common-mode voltage of 1.1V is easily interfaced to by unipolar supply FDAs for lowest cost. Analog muxing of parallel photodiode receivers can be done after the TIAs or after the FDAs depending on the chosen components.

The input network must have sufficient bandwidth to support the minimum pulse width required by the system. The required bandwidth to support a given rise time (10-90%) is given in Equation 13.

BW [MHz] = 350 / t<sub>R</sub>[ns] (13)

Assuming the laser has a rise and fall time of 1 ns (10-90%), then the input network bandwidth should be greater than 400 MHz to avoid excessive degradation of the pulse shape and spatial resolution.

#### **9.2.1.2.2 Calculating Clock and SerDes Frequencies**

The example LiDAR system uses four ADC channels running at 1 GSPS and the on-chip clock features of the device to reduce the system size and cost. The device is clocked by a 50-MHz crystal through the single-ended clock input (CLK\_SE) and the integrated clock features are used to eliminate external clocking components. The internal PLL (C-PLL) generates the 1 GHz sampling clock for the ADC cores. The 50 MHz PLL reference is repeated through the PLLREFO output to the FPGA to generate the FPGA internal clocks including the application layer clock. The 50 MHz reference is divided down in the FPGA to generate the SYSREF signal which is sent to both the FPGA JESD204C core and to the device to achieve deterministic latency.

There are a number of clocking frequencies used in the example system shown in [Figure 9-1](#page-127-0). The reference clock frequency ( $f_{RFF}$ ) is chosen by the designer and in this case is chosen as 50 MHz, which is the minimum supported reference frequency and which multiplies easily to 1 GHz. The sampling rate is set by the system requirements which is 1 GSPS  $(f_S)$ . The V, P and N dividers of the C-PLL are chosen as described in the *[Converter PLL \(C-PLL\) for Sampling Clock Generation](#page-51-0)* section which, along with the reference frequency, determines the VCO frequency ( $f_{VCO}$ ). JMODE 8 was chosen to stay within the FPGA SerDes requirements (4 lanes, 12.5 Gbps max rate) which is a 64B or 66B mode. TRIGOUT provides the FPGA SerDes PLL reference clock to the FPGA ( $f_{TRIGOUT}$ ) and PLLREFO provides the reference clock for the FPGA core logic. ORC ( $f_{ORC}$ ) and ORD (f<sub>ORD</sub>) provide additional clock outputs, if needed, for the FPGA or peripheral devices. SYSREF is generated within the FPGA and sent to the ADC in order to achieve deterministic latency. This is not usually recommended due to timing constraints, however the low reference frequency (50 MHz) significantly relaxes the SYSREF setup and hold timing and the SYSREF Windowing feature allows verification of proper capture timing of SYSREF relative to the reference clock. The SYSREF frequency must divide evenly into the reference clock frequency, in addition to meeting the JESD204 protocol requirements, in order to achieve deterministic latency due to the use of the C-PLL. The frequency and rate calculations are summarized in [Clock and SerDes](#page-130-0) [Frequency Calculations for Example LiDAR Digitizer.](#page-130-0)

<span id="page-130-0"></span>



## **Clock and SerDes Frequency Calculations for Example LiDAR Digitizer**

(1) In the clock configuration shown, the FPGA clock which runs the JESD204C core must be an integer multiplication of  $f_{REF}$  in order to properly pass SYSREF from the reference clock domain to the core clock domain to achieve deterministic latency. In many cases the JESD204C IP may expect a clock rate of f<sub>LINERATE</sub>/66, which results in 187.5 MHz for the example. Some JESD204C IP cores may not allow the JESD204C clock frequency to deviate from this requirement and therefore IP provider should be consulted. If the requirement described for the FPGA core clock cannot be met than deterministic latency cannot be achieved (operation without deterministic latency is still supported).

(2) If the application layer runs at a different clock rate than the JESD204C core, then some logic may be needed to pass data between clock domains while maintain timing information. Further, many JESD204C IP cores output 64 bits per clock cycle which may include fractions of a sample (such as in JMODE 8) and therefore gearbox logic may be needed to transition to the desired sample rate.



#### *9.2.1.3 Application Curves*

An example pulse measurement using the device is shown in Figure 9-2. The setup follows the example LiDAR system requirements with a 5-ns pulse captured at 1 GSPS. The applied pulse has a rise and fall time of approximately 1 ns. A sub-sampling technique is used to interpolate data points to form an equivalent 32 GSPS capture of the pulse for more accurate details and multiple capture averaging is used to suppress noise. A negative DC bias is applied to the ADC to enable use of the full dynamic range of the ADC for unipolar pulses. The pulse is spanning almost the full range of ADC codes. The extracted pulse parameters are given in Table 9-2. The analog front-end is not included in this measurement.







(1) The equivalent bandwidth is calculated from the extracted rise time measurement. The bandwidth is limited by a 1-ns transition time converter used at the output of the pulse generator.



## **9.3 Initialization Set Up**

The device and JESD204 interface require a specific startup and alignment sequence. The general order of that sequence is listed in the following steps.

- 1. Tie PLL EN high to enable the PLL or low to disable the PLL. Tie PLLREF SE high to use the SE\_CLK clock input (only valid if PLL\_EN is high) or low to use CLK± clock input. Configure CLKCFG0 and CLKCFG1 pins to provide the required clocks from ORC and ORD outputs, if used.
- 2. Power-up the device and wait until voltages are within the recommended supply voltage range. The PD pin must be held low during power up and at all other times when PLLREFO, ORC or ORD clock outputs are necessary for system operation, if used.
- 3. Apply a stable clock signal at the desired frequency to CLK± or SE\_CLK depending on the state of the PLLREF\_SE input.
- 4. Reset the device using [SOFT\\_RESET.](#page-91-0)
- 5. Verify device initialization is completed before continuing by reading [INIT\\_DONE](#page-116-0) until a 1 is returned.
- 6. Program the C-PLL if the PLL is enabled (PLL\_EN is set high). Skip to step 7 if the C-PLL is disabled (PLL\_EN is set low).
	- a. Program [CPLL\\_RESET](#page-100-0) to 1 to reset the C-PLL.
	- b. Program [VCO\\_BIAS](#page-97-0) to 0x4A to set the C-PLL VCO bias settings.
	- c. Program [PLL\\_P\\_DIV, PLL\\_V\\_DIV](#page-96-0) and [PLL\\_N\\_DIV](#page-97-0) to set the C-PLL dividers (see [Converter PLL \(C-](#page-51-0)[PLL\) for Sampling Clock Generation](#page-51-0)).
	- d. Program [VCO\\_CAL\\_EN](#page-100-0) to 1 to enable VCO trim calibration or manually write the VCO trim to [VCO\\_FREQ\\_TRIM](#page-99-0) (and set VCO\_CAL\_EN to 0). Skip to step 6.e. if manually loading VCO\_FREQ\_TRIM.
	- e. Program CPLL\_RESET to 0 to start VCO calibration and enable the C-PLL
- 7. Program JESD EN = 0 to stop the JESD204C state machine and allow setting changes.
- 8. Program CAL  $EN = 0$  to stop the calibration state machine and allow setting changes.
- 9. Program Low Power Operating Mode, if desired, according to the *[Low Power Mode and High Performance](#page-67-0) [Mode](#page-67-0)* section.
- 10. Program the desired [JMODE.](#page-110-0)
- 11. Program the desired [KM1](#page-110-0) value. KM1 = K–1. KM1 is only used if a JMODE is chosen that uses 8B or 10B encoding.
- 12. Program SYNC SEL as needed. Choose SYNCSE single-ended input or TMSTP± differential inputs.
- 13. Configure device calibration settings as desired (see the [CAL\\_CFG0](#page-102-0) and [CAL\\_CFG1](#page-102-0) registers). Select foreground or background calibration modes and offset calibration as needed.
- 14. Enable the TRIGOUT± clock output and configure the TRIGOUT output mode through the TRIGOUT CTRL register, if desired.
- 15. If the C-PLL is used (PLL EN is high) then verify that VCO calibration has finished (read [VCO\\_CAL\\_DONE\)](#page-101-0) and that the C-PLL is locked to the reference clock (read [CPLL\\_LOCKED](#page-113-0)) before proceeding.
- 16. Program CAL\_EN = 1 to enable the calibration state machine.
- 17. Enable over-range via OVR EN and adjust settings if desired.
- 18. Program JESD EN = 1 to re-start the JESD204C state machine and allow the link to restart.
- 19. Trigger a foreground calibration (if enabled) by setting [CAL\\_SOFT\\_TRIG](#page-104-0) to 0 and then setting it back to 1. Alternatively, choose to use the CALTRIG pin by setting [CAL\\_TRIG\\_EN](#page-103-0) to 1 and then toggling the CALTRIG pin low and then high. The CALSTAT pin and the [FG\\_DONE](#page-103-0) register bit goes high to indicate that calibration has finished.
- 20. For JMODEs that use 8B/10B encoding the JESD204C interface now operates in response to the applied SYNC signal from the receiver (64B/66B does not use SYNC).
- 21. Data is valid when the JESD204C receiver finishes the initialization sequence (CGS and ILAS completes for 8B/10B modes or locks to SYNC header in 64B/66B modes) and the CALSTAT pin is high (if CAL STATUS  $SEL = 0$ ) or FG DONE is set to 1 to indicate that calibration is finished.



### **9.4 Power Supply Recommendations**

The device requires two different power-supply voltages. 1.9 V DC is required for the VA19, VPLL19 and VREFO power buses and 1.1 V DC is required for the VA11 and VD11 power buses. VTRIG can be set to either 1.1 V or 1.9 V and the TRIGOUT± common mode voltage shifts accordingly.

The power-supply voltages must be low noise and provide the needed current to achieve rated device performance. Certain supplies should be isolated from each other to prevent noise coupling into sensitive supplies. Isolation is best performed using separate regulators for each supply, but this is often not possible due to size and cost constraints. At a minimum a PI-type power supply filtering scheme should be used which includes a low-DC resistance ferrite bead (FB) with low-inductance decoupling capacitors on each side of the ferrite bead. These are demonstrated in the example power supply architectures drawings in [Figure 9-3](#page-134-0) and [Figure 9-4](#page-135-0).

There are two recommended power supply architectures:

- 1. Step down using high-efficiency switching converters, followed by a second stage of regulation to provide switching noise reduction and improved voltage accuracy as shown in [Figure 9-3](#page-134-0).
- 2. Directly step down the final ADC supply voltage using high-efficiency switching converters as shown in [Figure 9-4.](#page-135-0) This approach provides the best efficiency, but care must be taken to ensure switching noise is minimized to prevent degraded ADC performance. In general, operate the DC/DC switching regulators in fixed-frequency mode at a high switching frequency to allow design of better power supply filtering networks and reduce low frequency noise that may not be able to be filtered.

The [WEBENCH® Power Designer](http://www.ti.com/lsds/ti/analog/webench/power.page) can be used to select and design the individual power supply elements as needed.

Recommended switching regulators include the [TPS62913,](http://www.ti.com/product/TPS62913) [TPS62912,](http://www.ti.com/product/TPS62912) [TPS62085](http://www.ti.com/product/TPS62085), and similar devices.

Recommended Low Drop-Out (LDO) linear regulators include the [TPS7A8400,](http://www.ti.com/product/TPS7A8400) [TPS7A7200,](http://www.ti.com/product/TPS7A7200) [TPS7A54](http://www.ti.com/product/TPS7A54) and similar devices.

For the switcher only approach, the ripple filter must be designed to provide sufficient filtering at the switching frequency of the DC-DC converter and harmonics of the switching frequency. Make a note of the switching frequency reported from WEBENCH® and design the EMI filter and capacitor combination to have the filter cutoff frequency set as needed. Each application has different tolerance for noise on the supply voltage and the impact to performance so strict ripple requirements are not provided. In general, the supply voltage must stay within the recommended operating conditions limits during all ripple and transient events. Any supply filtering must account for potential current transients, specifically when using low-power background calibration (see *[Low-Power Background Calibration \(LPBG\) Mode](#page-84-0)*).

<span id="page-134-0"></span>



FB = ferrite bead filter.

**Figure 9-3. LDO Linear Regulator Approach Example**



<span id="page-135-0"></span>

FB = ferrite bead filter.

**Figure 9-4. Switcher-Only Approach Example**

#### **9.4.1 Power Sequencing**

The 1.1-V supplies (VA11, VD11) must not be more than 0.5 V above any of the 1.9-V supplies (VA19, VPLL19, VREFO) or VTRIG (1.1 V or 1.9 V) during power up, normal operation or power down. Further, all 1.9 V supplies should be within 0.5 V of each other at all times. VTRIG can be ramped with either the 1.9-V supplies or 1.1-V supplies, but must not be less than 0.5 V below VA11 or VD11 at any time. There is no sequencing requirement between VA11 and VD11.

The general recommendation is to have all 1.9-V supplies share a regulator. VTRIG is generally either 1.1 V or 1.9 V and should share a regulator with supplies of the same voltage. The sequencing requirement can then generally be met by tying the power good output of the 1.9-V regulator to the 1.1-V regulator(s). This ensures that the 1.1-V supplies are enabled after the 1.9-V supplies have come up (power is good) and that the 1.9-V supplies are always greater than the 1.1-V supplies on power up. During power down as soon as the 1.1-V supplies drop out of regulation then the 1.9-V supplies are disabled. The ramp rates must be designed such that the 1.9-V supplies never dip more than 0.5 V below the VA11 or VD11 supply.

## **9.5 Layout**

#### **9.5.1 Layout Guidelines**

There are many critical signals that require specific care during board design:

- 1. Analog input signals
- 2. CLK, SE\_CLK and SYSREF
- 3. JESD204C data outputs
- 4. Power connections
- 5. Ground connections





The analog input signals, clock signals and JESD204C data outputs must be routed for excellent signal quality at high frequencies, but should also be routed for maximum isolation from each other. Use the following general practices:

- 1. Route using loosely coupled 100- $\Omega$  differential traces when possible. This routing minimizes impact of corners and length-matching serpentines on pair impedance. SE\_CLK should be routed as a coplanar waveguide or as a stripline on an internal layer with sufficient via-fencing to prevent coupling.
- 2. Provide adequate pair-to-pair spacing to minimize crosstalk, especially with loosely coupled differential traces. Tightly coupled differential traces may be used to reduce self-radiated noise or to improve neighboring trace noise immunity when adequate spacing cannot be provided.
- 3. Provide adequate ground plane pour spacing to minimize coupling with the high-speed traces. Any ground plane pour must have sufficient via connections to the main ground plane of the board. Do not use floating or poorly connected ground pours.
- 4. Use smoothly radiused corners. Avoid 45- or 90-degree bends to reduce impedance mismatches.
- 5. Incorporate ground plane cutouts at component landing pads to avoid impedance discontinuities at these locations. Cut-out below the landing pads on one or multiple ground planes to achieve a pad size or stackup height that achieves the needed 50-Ω, single-ended impedance.
- 6. Avoid routing traces near irregularities in the reference ground planes. Irregularities include cuts in the ground plane or ground plane clearances associated with power and signal vias and through-hole component leads.
- 7. Provide symmetrically located ground tie vias adjacent to any high-speed signal vias at an appropriate spacing as determined by the maximum frequency the trace transports ( $<< \lambda_{MIN}/8$ ).
- 8. When high-speed signals must transition to another layer using vias, transition as far through the board as possible (top to bottom is best case) to minimize via stubs on top or bottom of the vias. If layer selection is not flexible, use back-drilled or buried, blind vias to eliminate stubs. Always place ground vias close to the signal vias when transitioning between layers to provide a nearby ground return path.

Attention must be given to potential coupling between JESD204C data output routing and the analog input routing. Switching noise from the JESD204C outputs can couple into the analog input traces and show up as wideband noise due to the high input bandwidth of the ADC. Ideally, route the JESD204C data outputs on a separate layer from the ADC input traces to avoid noise coupling (not shown in the *[Layout Example](#page-137-0)* section). Tightly coupled traces can also be used to reduce noise coupling.

Impedance mismatch between the CLK± input pins and the clock source can result in reduced amplitude of the clock signal at the ADC CLK± pins due to signal reflections or standing waves. A reduction in the clock amplitude may degrade ADC noise performance, especially at high input frequencies. To avoid this, keep the clock source close to the ADC (as shown in the *[Layout Example](#page-137-0)* section) or implement impedance matching at the ADC CLK± input pins.

In addition, TI recommends performing signal quality simulations of the critical signal traces before committing to fabrication. Insertion loss, return loss, and time domain reflectometry (TDR) evaluations should be done.

The power and ground connections for the device are also very important. These rules must be followed:

- 1. Provide low-resistance connection paths to all power and ground pins.
- 2. Use multiple power layers if necessary to access all pins.
- 3. Avoid narrow isolated paths that increase connection resistance.
- 4. Use a signal-ground-power board stackup to maximum capacitance between the ground and power planes.



## <span id="page-137-0"></span>**9.5.2 Layout Example**

Figure 9-5 to [Figure 9-7](#page-139-0) provide examples of the critical traces routed on the device evaluation module (EVM).



**Figure 9-5. Top Layer Routing: Analog Inputs (INA±, INB±, INC±, IND±), TMSTP± and D[3:0]± Routing**





**Figure 9-6. GND1 Cutouts to Optimize Impedance of Component Pads**

<span id="page-139-0"></span>**[ADC12QJ1600-EP](https://www.ti.com/product/ADC12QJ1600-EP)** [SBASAJ4A](https://www.ti.com/lit/pdf/SBASAJ4) – JUNE 2022 – REVISED DECEMBER 2022 **[www.ti.com](https://www.ti.com)**





**Figure 9-7. Bottom Layer Routing: CLK±, SYSREF and D[7:4]± Routing**



## **10 Device and Documentation Support**

## **10.1 Device Support**

#### **10.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.3 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

## **10.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### **10.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **10.6 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

## **11 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

#### **OTHER QUALIFIED VERSIONS OF ADC12QJ1600-EP :**

• Catalog : [ADC12QJ1600](http://focus.ti.com/docs/prod/folders/print/adc12qj1600.html)

• Automotive : [ADC12QJ1600-Q1](http://focus.ti.com/docs/prod/folders/print/adc12qj1600-q1.html)

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **TEXAS NSTRUMENTS**

## **TRAY**

www.ti.com 23-Dec-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.




# **PACKAGE OUTLINE**

## **ALR0144A FCBGA - 1.91 mm max height**

BALL GRID ARRAY



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Dimension is measured at the maximum solder ball diameter, parallel to primary datum C.
- 4. Primary datum C and seating plane are defined by the spherical crowns of the solder balls.



# **EXAMPLE BOARD LAYOUT**

### **ALR0144A FCBGA - 1.91 mm max height**

BALL GRID ARRAY



NOTES: (continued)

5. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SPRU811 (www.ti.com/lit/spru811).



# **EXAMPLE STENCIL DESIGN**

### **ALR0144A FCBGA - 1.91 mm max height**

BALL GRID ARRAY



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated