



[Order](http://www.ti.com/product/DLP650NE?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\overline{\mathbf{R}}$  Now





**[DLP650NE](http://www.ti.com/product/dlp650ne?qgpn=dlp650ne)** DLPS097 –AUGUST 2017

# **DLP650NE 0.65 1080p S600 DMD**

## <span id="page-0-1"></span>**1 Features**

- 0.65-Inch Micromirror Array Diagonal
	- 1080p (1920 x 1080)
	- 7.56 Micron Micromirror Pitch
	- $\pm$  12° Micromirror Tilt Angle (Relative to Flat State)
	- Corner Illumination
	- 2x LVDS Input Data Bus
- <span id="page-0-2"></span><span id="page-0-0"></span>• Dedicated DLPC4422 Display Controller, DLPA100 Power Management IC and Motor Driver for reliable operation

## **2 Applications**

- Full HD (1080p) Display
- Laser TV
- Mobile Smart TV
- Digital Signage
- Gaming
- Home Cinema

## **3 Description**

The TI DLP650NE digital micromirror device (DMD) is a digitally controlled micro-opto-electromechanical system (MEMS) spatial light light modulator (SLM) that enables bright, affordable DLP® 0.65 1080p display solutions. The DLP650NE DMD, together with the [DLPC4422](http://www.ti.com/lit/pdf/dlps074) display controller and [DLPA100](http://www.ti.com/lit/pdf/DLPS082) power and motor driver, comprise the DLP 0.65 1080p chipset. The solution is a great fit for display systems that require high resolution, high brightness and system simplicity.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the datasheet.



**DLP650NE 0.65 1080P DMD**

## **Table of Contents**





## <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





## <span id="page-2-0"></span>**5 Pin Configuration and Functions**







(1) The following power supplies are required to operate the DMD: VCC, VCCI, VOFFSET, VBIAS, and VRESET. VSS must also be connected.

(2)  $I = Input, O = Output, G = Ground$ <br>(3)  $DDR = Double Data Rate. SDR =$ 

DDR = Double Data Rate. SDR = Single Data Rate. Refer to the Timing [Requirements](#page-13-0) for specifications and relationships.

(4) Internal term - CMOS level internal termination. Refer to [Recommended](#page-9-1) Operating Conditions for differential termination specification.<br>(5) Dielectric Constant for the DMD S600 ceramic package is approximately 9.6. For (5) Dielectric Constant for the DMD S600 ceramic package is approximately 9.6. For the package trace lengths shown: Propagation Speed  $= 11.8 / \sqrt{(9.6)} = 3.808$  in/ns. Propagation Delay = 0.262 ns/in = 262 ps/in = 10.315 ps/mm.

Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=DLPS097&partnum=DLP650NE) Feedback*















**STRUMENTS** 

Texas

#### **[DLP650NE](http://www.ti.com/product/dlp650ne?qgpn=dlp650ne)** DLPS097 –AUGUST 2017 **[www.ti.com](http://www.ti.com)**



(1) P = Power

(2) The following power supplies are required to operate the DMD: VCC, VCCI, VOFFSET, VBIAS, and VRESET. VSS must also be connected.

## <span id="page-8-0"></span>**6 Specifications**

## <span id="page-8-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltages are referenced to common ground VSS. Supply voltages VCC, VCCI, VOFFSET, VBIAS, and VRESET are all required for proper DMD operation. VSS must also be connected.
- (3) VOFFSET supply transients must fall within specified voltages.
- (4) To prevent excess current, the supply voltage change |VCCI VCC| must be less than specified limit.
- (5) To prevent excess current, the supply voltage change |VBIAS VOFFSET| must be less than specified limit. Refer to Power [Supply](#page-33-0) [Requirements](#page-33-0) for additional information.
- (6) This maximum LVDS input voltage rating applies when each input of a differential pair is at the same voltage potential.
- (7) LVDS differential inputs must not exceed the specified limit or damage may result to the internal termination resistors
- (8) Exposure of the DMD simultaneously to any combination of the maximum operating conditions for case temperature, differential temperature, or illumination power density reduces the device lifetime.
- (9) The highest temperature of the active array (as calculated by the Micromirror Array [Temperature](#page-27-0) Calculation) or of any point along the Window Edge as defined in [Figure](#page-27-1) 15. The locations of thermal test points TP2, TP3, TP4 and TP5 in [Figure](#page-27-1) 15 are intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, add a test point to that location.

## <span id="page-8-2"></span>**6.2 Storage Conditions**

applicable before the DMD is installed in the final product



The average over time (including storage and operating) that the device is not in the 'elevated dew point temperature range'.

(2) Limit exposure to dew point temperatures in the elevated range during storage and operation to less than a total cumulative time of CT<sub>ELR</sub>.

DLPS097 –AUGUST 2017 **[www.ti.com](http://www.ti.com)**

**STRUMENTS** 

EXAS

## <span id="page-9-0"></span>**6.3 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## <span id="page-9-1"></span>**6.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) Supply voltages VCC, VCCI, VOFFSET, VBIAS, and VRESET are all required for proper DMD operation. VSS must also be connected.

(2) VOFFSET supply transients must fall within specified max voltages.

(3) To prevent excess current, the supply voltage change |VCCI – VCC| must be less than specified limit.

(4) To prevent excess current, the supply voltage change |VBIAS – VOFFSET| must be less than specified limit. Refer to the *Power [Supply](#page-33-0) [Requirements](#page-33-0)* section for additional information.

(5) Tester conditions for  $V_{\text{IH}}$  and  $V_{\text{IL}}$ : Frequency = 60 MHz. Maximum Rise Time =  $2.5$  ns at (20% to 80%) Frequency = 60 MHz. Maximum Fall Time =  $2.5$  ns at (80% to 20%)

(6) PWRDNZ input pin resets the SCP and disables the LVDS receivers. PWRDNZ input pin overrides SCPENZ input pin and tri-states the SCPDO output pin.

(7) For all Serial Communications Port (SCP) operations, DCLK\_A and DCLK\_B are required.

(8) The SCP clock is a gated clock. Duty cycle shall be 50% ± 10%. SCP parameter is related to the frequency of DCLK.

(9) Refer to [Figure](#page-14-0) 2.

(10) SCP internal oscillator is specified to operate all SCP registers. For all SCP operations, DCLK is required.



### **Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)



(11) Refer to [Figure](#page-14-1) 3, [Figure](#page-15-0) 4, and [Figure](#page-15-1) 5.

(12) Optimal, long-term performance and optical efficiency of the Digital Micromirror Device (DMD) can be affected by various application parameters, including illumination spectrum, illumination power density, micromirror landed duty-cycle, ambient temperature (storage and operating), DMD temperature, ambient humidity (storage and operating), and power on or off duty cycle. TI recommends that application-specific effects be considered as early as possible in the design cycle.

(13) Simultaneous exposure of the DMD to the maximum *[Recommended](#page-9-1) Operating Conditions* for temperature and UV illumination reduces device lifetime.

(14) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point 1 (TP1) shown in [Figure](#page-27-1) 15 and the package thermal resistance in *Thermal [Information](#page-11-0)* using *Micromirror Array [Temperature](#page-27-0) Calculation*.

- (15) Long-term is defined as the average over the usable life.
- (16) Per [Figure](#page-11-1) 1, base the maximum operational case temperature derating on the micromirror landed duty cycle that the DMD experiences in the end application. Refer to *[Micromirror](#page-28-0) Landed-on or Landed-Off Duty Cycle* for a definition of micromirror landed duty cycle.

(17) Array temperatures beyond the specified long-term operational DMD temperature are recommended for short-term conditions only (for example, power-up). Short-term is defined as cumulative time over the usable life of the device and is less than 500 hours.

(18) The locations of thermal test points TP2, TP3, TP4 and TP5 in [Figure](#page-27-1) 15 are intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, add a test point to that location. This ensures that the window bond temperature does not exceed the limits in *Absolute [Maximum](#page-8-1) Ratings*

(19) Temperature change is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in [Figure](#page-27-1) 15 The window test points TP2, TP3, TP4 and TP5 shown in [Figure](#page-27-1) 15 are intended to result in the worst-case temperature change. If a particular application causes another point on the window edge to result in a larger temperature change, use that point.

(20) The average over time (including storage and operating) that the device is not in the 'elevated dew point temperature range'.

(21) Limit exposure to dew point temperatures in the elevated range during storage and operation to less than a total cumulative time of  $CT_{EIR}$ .

#### **[DLP650NE](http://www.ti.com/product/dlp650ne?qgpn=dlp650ne)** DLPS097 –AUGUST 2017 **[www.ti.com](http://www.ti.com)**

**ISTRUMENTS** 

**EXAS** 

### <span id="page-11-0"></span>**6.5 Thermal Information**



- (1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package where it can be removed by an appropriate heat sink. The heat sink and cooling system must be capable of maintaining the package within the temperature range specified in the *[Recommended](#page-9-1) Operating Conditions* table. The total heat load on the DMD is largely driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Design optical systems to minimize the light energy falling outside the window clear aperture because any additional thermal load in this area can significantly degrade the reliability of the device.
- (2) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* application report.



<span id="page-11-1"></span>**Figure 1. Recommended Maximum DMD Temperature – Derating Curve**

### <span id="page-12-0"></span>**6.6 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)



(1) All voltages are referenced to common ground VSS. Supply voltages VCC, VCCI, VOFFSET, VBIAS, and VRESET are all required for proper DMD operation. VSS must also be connected.

(2) Applies to LVCMOS input pins only. Does not apply to LVDS pins and MBRST pins.

(3) LVCMOS input pins utilize an internal 18000 Ω passive resistor for pull-up and pull-down configurations. Refer to *Pin [Configuration](#page-2-0) and [Functions](#page-2-0)* to determine pull-up or pull-down configuration used.

(4) To prevent excess current, the supply voltage change |VCCI – VCC| must be less than specified limit.

(5) To prevent excess current, the supply voltage change |VBIAS – VOFFSET| must be less than specified limit.

DLPS097 –AUGUST 2017 **[www.ti.com](http://www.ti.com)**

## <span id="page-13-0"></span>**6.7 Timing Requirements**

Over *[Recommended](#page-9-1) Operating Conditions* unless otherwise noted.(1)



(1) Tested at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account

(2) Refer to *Pin [Configuration](#page-2-0) and Functions* for pin details.

(3) Refer to [Figure](#page-15-2) 6.

(4) Refer to [Figure](#page-16-0) 7.

(5) Refer to [Figure](#page-16-1) 8.





Not to scale.

<span id="page-14-0"></span>Refer to SCP Interface section of the Recommended Operating Conditions table.





<span id="page-14-1"></span>Refer to LVDS Interface section of the Recommended Operating Conditions table. Refer to Pin Configuration and Functions for list of LVDS pins.

#### **Figure 3. LVDS Voltage Definitions (References)**



#### Not to scale.

<span id="page-15-0"></span>Refer to LVDS Interface section of the Recommended Operating Conditions table.

**Figure 4. LVDS Voltage Parameters**



Refer to LVDS Interface section of the *[Recommended](#page-9-1) Operating Conditions* table. Refer to for list of LVDS pins.



<span id="page-15-2"></span><span id="page-15-1"></span>







Not to scale.

<span id="page-16-0"></span>Refer to LVDS INTERFACE section in the *Timing [Requirements](#page-13-0)* table.





Not to scale.

<span id="page-16-1"></span>Refer to LVDS INTERFACE section in the *Timing [Requirements](#page-13-0)* table.

**Figure 8. LVDS Interface Channel Skew Definition**

**NSTRUMENTS** 

Texas

## <span id="page-17-0"></span>**6.8 System Mounting Interface Loads(1)(2)**



(1) See [Figure](#page-17-2) 9<br>(2) Combined loa

(2) Combined loads of the thermal and electrical interface areas in excess of Datum "A" load shall be evenly distributed outside the Datum "A" area (300 + 35 – Datum "A").

(3) Evenly distributed within each area

(4) Unevenly distributed within each area.



**Figure 9. System Mounting Interface Loads**

### <span id="page-17-2"></span><span id="page-17-1"></span>**6.9 Micromirror Array Physical Characteristics**



(1) The structure and qualities of the border around the active array includes a band of partially functional micromirrors (POM). These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF.





Refer to section *Micromirror Array Physical [Characteristics](#page-17-1)* table for M, N, and P specifications.

#### **Figure 10. Micromirror Array Physical Characteristics**

#### <span id="page-18-1"></span><span id="page-18-0"></span>**6.10 Micromirror Array Optical Characteristics**

See *Optical [Interface](#page-26-0) and System Image Quality* for important information



- (1) Measured relative to the plane formed by the overall micromirror array. For more information please refer to [Figure](#page-25-0) 14
- (2) Additional variation exists between the micromirror array and the package datums.<br>(3) Represents the landed tilt angle variation relative to the nominal landed tilt angle.
- Represents the landed tilt angle variation relative to the nominal landed tilt angle.
- (4) Represents the variation that can occur between any two individual micromirrors, located on the same device or located on different devices.
- (5) For some applications, it is critical to account for the micromirror tilt angle variation in the overall system optical design. With some system optical designs, the micromirror tilt angle variation within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some system optical designs, the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations or system contrast variations.
- (6) When the micromirror array is landed (not parked), the tilt direction of each individual micromirror is dictated by the binary contents of the CMOS memory cell associated with each individual micromirror. A binary value of 1 results in a micromirror landing in the ON State direction. A binary value of 0 results in a micromirror landing in the OFF State direction.

(7) Refer to [Figure](#page-19-1) 11.

## **Micromirror Array Optical Characteristics (continued)**

See *Optical [Interface](#page-26-0) and System Image Quality* for important information



(8) An out-of-specification micromirror is defined as a micromirror that is unable to transition between the two landed states within the specified Micromirror Switching Time.

(9) Micromirror crossover time is primarily a function of the natural response time of the micromirrors.

(10) Performance as measured at the start of life.

(11) Efficiency numbers assume 24-degree illumination angle, F/2.4 illumination and collection cones, uniform source spectrum, and uniform pupil illumination. Efficiency numbers assume 100% electronic mirror duty cycle and do not include optical overfill loss. Note that this number is specified under conditions described above and deviations from the specified conditions could result in decreased efficiency.



Refer to section *Micromirror Array Physical [Characteristics](#page-17-1)* table for M, N, and P specifications.

#### **Figure 11. Micromirror Landed Orientation and Tilt**

#### <span id="page-19-1"></span><span id="page-19-0"></span>**6.11 Window Characteristics**



(1) See *Window [Characteristics](#page-26-1) and Optics* for more information.

20 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=DLPS097&partnum=DLP650NE) Feedback* Copyright © 2017, Texas Instruments Incorporated

For details regarding the size and location of the window aperture, see the package mechanical characteristics listed in the Mechanical ICD in the Mechanical, Packaging, and Orderable Information section.

#### **Window Characteristics (continued)**



(3) See the TI application report *Wavelength Transmittance [Considerations](http://www.ti.com/lit/pdf/DLPA031) for DLP® DMD Window*, .

Angle of incidence 0° to 45° at 420 nm to 680 nm. Double pass system. Two AR coating surfaces at 0.5% reflectivity per AR coating up to 30° AOI.

#### <span id="page-20-0"></span>**6.12 Chipset Component Usage Specification**

The DLP650NE is a component of one or more DLP chipsets. Reliable function and operation of the DLP650NE requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology are the TI technology and devices for operating or controlling a DLP DMD.

### <span id="page-20-1"></span>**7 Parameter Measurement Information**

[Figure](#page-20-2) 12 shows an equivalent test load circuit for the output under test. The load capacitance value stated is only for characterization and measurement of AC timing signals. This load capacitance value does not indicate the maximum load the device is capable of driving.

<span id="page-20-2"></span>Timing reference loads are not intended as a precise representation of any particular system environment or depiction of the actual load presented by a production test. Use IBIS or other simulation tools to correlate the timing reference load to a system environment. Refer to the *Application and [Implementation](#page-32-0)* section.



**Figure 12. Test Load Circuit**



## <span id="page-21-0"></span>**8 Detailed Description**

### <span id="page-21-1"></span>**8.1 Overview**

DLP650NE is a 0.65 inch diagonal spatial light modulator which consists of an array of highly reflective aluminum micromirrors. Pixel array size and square grid pixel arrangement are shown in [Figure](#page-18-1) 10.

The DMD is an electrical input, optical output micro-electrical-mechanical system (MEMS). The electrical interface is Low Voltage Differential Signaling (LVDS), Double Data Rate (DDR).

DLP650NE DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of *M* memory cell columns by *N* memory cell rows. Refer to the *[Functional](#page-21-2) Block Diagram*.

The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST).

Each cell of the *M × N* memory array drives its true and complement ('Q' and 'QB') data to two electrodes underlying one micromirror, one electrode on each side of the diagonal axis of rotation. Refer to *[Micromirror](#page-18-0) Array Optical [Characteristics](#page-18-0)*. The micromirrors are electrically tied to the micromirror reset signals (MBRST) and the micromirror array is divided into reset groups.

Electrostatic potentials between a micromirror and its memory data electrodes cause the micromirror to tilt toward the illumination source in a DLP projection system or away from it, thus reflecting its incident light into or out of an optical collection aperture. The positive (+) tilt angle state corresponds to an 'on' pixel, and the negative (–) tilt angle state corresponds to an 'off' pixel.

Refer to *Micromirror Array Optical [Characteristics](#page-18-0)* for the ± tilt angle specifications. Refer to *Pin [Configuration](#page-2-0) and [Functions](#page-2-0)* for more information on micromirror reset control.

## <span id="page-21-2"></span>**8.2 Functional Block Diagram**

The main LVDS lines going to the DMD are connected via channel A and B. However, the LVDS lines come from channel C and D off the DLPC4422. Please refer to the DLPC4422 datasheet for more information.



### **Functional Block Diagram (continued)**



For pin details on Channels A, B, C, and D, refer to *Pin [Configuration](#page-2-0) and Functions* and LVDS Interface section of *Timing [Requirements](#page-13-0)* .



#### <span id="page-23-0"></span>**8.3 Feature Description**

#### **8.3.1 Micromirrors**

DLP650NE device consists of highly reflective, digitally switchable, micrometer-sized mirrors (micromirrors) organized in a two-dimensional orthogonal pixel array. Refer to [Figure](#page-18-1) 10 and [Figure](#page-24-0) 13.

Each aluminum micromirror is switchable between two discrete angular positions,  $-\alpha$  and  $+\alpha$ . The angular positions are measured relative to the micromirror array plane, which is parallel to the silicon substrate. Refer to *Micromirror Array Optical [Characteristics](#page-18-0)* and [Figure](#page-25-0) 14.

The parked position of the micromirror is not a latched position and is therefore not necessarily perfectly parallel to the array plane. Individual micromirror flat state angular positions may vary. Tilt direction of the micromirror is perpendicular to the hinge-axis. The on-state landed position is directed toward the left-top edge of the package, as shown in [Figure](#page-24-0) 13.

Each individual micromirror is positioned over a corresponding CMOS memory cell. The angular position of a specific micromirror is determined by the binary state (logic 0 or 1) of the corresponding CMOS memory cell contents, after the mirror *clocking pulse* is applied. The angular position (–α and +α) of the individual micromirrors changes synchronously with a micromirror clocking pulse, rather than being coincident with the CMOS memory cell data update.

Writing logic 1 into a memory cell followed by a mirror clocking pulse results in the corresponding micromirror switching to a  $+\alpha$  position. Writing logic 0 into a memory cell followed by a mirror clocking pulse results in the corresponding micromirror switching to  $a - a$  position.

Updating the angular position of the micromirror array consists of two steps:

- Update the contents of the CMOS memory.
- Apply a micromirror reset to all or a portion of the micromirror array (depending upon the configuration of the system).

Micromirror reset pulses are generated internally by the DLP650NE DMD, with application of the pulses being coordinated by the DLPC4422 display controller.

For more information, see the TI application report [DLPA008A,](http://www.ti.com/lit/pdf/DLPA008) *DMD101: Introduction to Digital Micromirror Device (DMD) Technology*.



<span id="page-24-0"></span>





<span id="page-25-0"></span>



#### **8.3.2 Timing**

The data sheet provides timing analysis as measured at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. [Figure](#page-20-2) 12 shows an equivalent test load circuit for the output under test. Timing reference loads are not intended as a precise representation of any particular system environment or depiction of the actual load presented by a production test. TI suggests that system designers use IBIS or other simulation tools to correlate the timing reference load to a system environment. The load capacitance value stated is only for characterization and measurement of AC timing signals. This load capacitance value does not indicate the maximum load the device is capable of driving.

#### **8.3.3 Power Interface**

The DMD requires five (5) DC voltage input signals.

- DMD\_P3P3V
- DMD\_P1P8V
- VOFFSET
- VRESET
- **VBIAS**

The DMD\_P3P3V signal is created by the power and motor driver of the DLPA100 device. It is used on the DMD board to create the other four (4) DMD voltage inputs, as well as powering various peripherals (for example, TMP411, I <sup>2</sup>C, and TI level translators). The DMD\_P1P8V signal is created by the TI PMIC LP38513S and provides the VCC voltage required by the DMD. the other signals, (VOFFSET (8.5 V), VRESET (–10 V), and VBIAS(16.5 V)) are created by the TI PMIC TPS65145 device and are supplied to the DMD to control the micromirrors

#### <span id="page-26-1"></span>**8.3.4 Window Characteristics and Optics**

#### **CAUTION**

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously.

#### <span id="page-26-0"></span>*8.3.4.1 Optical Interface and System Image Quality*

TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. Optimizing system optical performance and image quality strongly relate to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in the following sections.

#### *8.3.4.2 Numerical Aperture and Stray Light Control*

Ensure that the angle defined by the numerical aperture of the illumination and projection optics at the DMD optical area are the same. This angle must not exceed the nominal device mirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The mirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the mirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle, objectionable artifacts in the display's border and/or active area could occur.



#### *8.3.4.3 Pupil Match*

TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° (two degrees) of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display's border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.

#### <span id="page-27-2"></span>*8.3.4.4 Illumination Overfill*

The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD device assembly from normal view. The aperture is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. Design the illumination optical system to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system's optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable.

#### <span id="page-27-0"></span>**8.3.5 Micromirror Array Temperature Calculation**



<span id="page-27-1"></span>



Micromirror array temperature can be computed analytically from measurement points on the outside of the package, the ceramic package thermal resistance, the electrical power dissipation, and the illumination heat load. The relationship between micromirror array temperature and the reference ceramic temperature is provided by the following equations:

 $T_{\text{ARRAY}} = T_{\text{CERAMIC}} + (Q_{\text{ARRAY}} \times R_{\text{ARRAY} - TO-CERAMIC})$  (1)  $Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$  (2)

 $Q_{ILLUMINATION} = (C_{L2W} \times SL)$ 

where

- $T_{ARRAY}$  = Computed micromirror array temperature (°C)
- $T_{CERAMIC}$  = Measured ceramic temperature (°C), TP1 location in [Figure](#page-27-1) 15
- RARRAY–TO–CERAMIC = DMD package thermal resistance from micromirror array to outside ceramic (°C/W) specified in *Thermal [Information](#page-11-0)*
- QARRAY = Total DMD power; electrical, specified in *Electrical [Characteristics](#page-12-0)*, plus absorbed (calculated) (W)
- QELECTRICAL = Nominal DMD electrical power dissipation (W), specified in *Electrical [Characteristics](#page-12-0)*
- $C_{L2W}$  = Conversion constant for screen lumens to absorbed optical power on the DMD (W/lm) specified below
- $SL = Measured$  ANSI screen lumens (lm)  $(3)$

Electrical power dissipation of the DMD is variable and depends on the voltages, data rates and operating frequencies. The nominal electrical power dissipation to use when calculating array temperature is 2.9 W. Absorbed optical power from the illumination source is variable and depends on the operating state of the micromirrors and the intensity of the light source. Equations shown above are valid for a 1-chip DMD system with total projection efficiency through the projection lens from DMD to the screen of 87%.

The conversion constant CL2W is based on the DMD micromirror array characteristics. It assumes a spectral efficiency of 300 lm/W for the projected light and illumination distribution of 83.7% on the DMD active array, and 16.3% on the DMD array border and window aperture. The conversion constant is calculated to be 0.00293 W/lm.

<span id="page-28-1"></span>[Equation](#page-28-1) 4 through [Equation](#page-28-2) 9 show sample calculations for a typical projection application.

 $T_{CERAMIC} = 55^{\circ}C$ 

where

<span id="page-28-3"></span>

#### <span id="page-28-2"></span><span id="page-28-0"></span>**8.3.6 Micromirror Landed-on or Landed-Off Duty Cycle**

#### *8.3.6.1 Definition of Micromirror Landed-On or Landed-Off Duty Cycle*

The micromirror landed-on or landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the ON–state versus the amount of time the same micromirror is landed in the OFF–state.

As an example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the ON–state 100% of the time (and in the OFF–state 0% of the time); whereas 0/100 would indicate that the pixel is in the OFF–state 100% of the time. Likewise, 50/50 indicates that the pixel is On 50% of the time and Off 50% of the time.

Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

```
Copyright © 2017, Texas Instruments Incorporated Submit Documentation Feedback
```


Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100.

#### *8.3.6.2 Landed Duty Cycle and Useful Life of the DMD*

Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD's micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD's usable life.

Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical.

Individual DMD mirror duty cycles vary by application as well as the mirror location on the DMD within any specific application. DMD mirror useful life are maximized when every individual mirror within a DMD approaches 50/50 (or 1/1) duty cycle. Therefore, for the DLPC4422 and DLP650NE chipset, it is recommended that the DMD Idle Mode be enabled as often as possible. Examples are whenever the system is idle, the illumination is disabled, between sequential pattern exposures (if possible), or when the exposure pattern sequence is stopped for any reason. This software mode provides a 50/50 duty cycle across the entire DMD mirror array, where the mirrors are continuously flipped between the on and off states. Refer to the DLPC4422 Software Programmer's Guide [DLPU018](http://www.ti.com/lit/pdf/DLPU018) for a description of the DMD Idle Mode command. For the DLPC910 and DLP650NE chipset, it is recommended that the controlling applications processor provide a 50/50 pattern sequence to the DLPC910 for display on the DLP650NE as often as possible, similar to the above examples stated for the DLPC4422. The pattern provides a 50/50 duty cycle across the entire DMD mirror array, where the mirrors are continuously flipped between the ON and OFF states.

#### *8.3.6.3 Landed Duty Cycle and Operational DMD Temperature*

Operational DMD Temperature and Landed Duty Cycle interact to affect the DMD usable life, and this interaction can be exploited to reduce the impact that an asymmetrical Landed Duty Cycle has on the usable life of the DMD. This is quantified in the de-rating curve shown in [Figure](#page-11-1) 1. The importance of this curve is that:

- All points along this curve represent the same usable life.
- All points above this curve represent lower usable life (and the further away from the curve, the lower the usable life).
- All points below this curve represent higher usable life (and the further away from the curve, the higher the usable life).

In practice, this curve specifies the maximum operating DMD temperature required for DMD operation at for a give long-term average Landed Duty Cycle.

#### *8.3.6.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application*

During a given time period, the Landed Duty Cycle of a given pixel follows from the image content being displayed by that pixel.

For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel operates under a 100/0 Landed Duty Cycle during that time period. Likewise, when displaying pure-black, the pixel operates under a 0/100 Landed Duty Cycle.

<span id="page-29-0"></span>Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the Landed Duty Cycle tracks one-to-one with the gray scale value, as shown in [Table](#page-29-0) 1.







#### **Table 1. Grayscale Value and Landed Duty Cycle (continued)**

Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where *color cycle time* is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point.

<span id="page-30-0"></span>During a given period of time, the landed duty cycle of a given pixel can be calculated in [Equation](#page-30-0) 10.

Landed Duty Cycle = (Red\_Cycle\_% x Red\_Scale\_Value) + (Green\_Cycle\_% x Green\_Scale\_Value) + (Blue\_Cycle\_% × Blue\_Scale\_Value)

where

- Red\_Cycle\_% represents the percentage of the frame time that Red is displayed to achieve the desired white point
- Green\_Cycle\_% represents the percentage of the frame time that Green is displayed to achieve the desired white point
- Blue\_Cycle\_%, represents the percentage of the frame time that Blue is displayed to achieve the desired white point (10)

For example, assume that the red, green and blue color cycle times are 50%, 20%, and 30% respectively (in order to achieve the desired white point), then the Landed Duty Cycle for various combinations of red, green, blue color intensities would be as shown in [Table](#page-30-1) 2.

<span id="page-30-1"></span>

#### **Table 2. Example Landed Duty Cycle for Full-Color**



### <span id="page-31-0"></span>**8.4 Device Functional Modes**

When the DMD is controlled by the [DLPC4422,](http://www.ti.com/lit/pdf/DLPS042) the digital controller has four modes of operation.

- Video mode
- Video pattern mode
- Pre-stored pattern mode
- Pattern on-the-fly mode

DMD functional modes are controlled by the DLPC4422 display controller. See the DLPC4422 display controller data sheet or contact a TI applications engineer.

DMD functional modes are controlled by the DLPC4422 digital display controller. See the [DLPC4422](http://www.ti.com/lit/pdf/dlps037) data sheet. Contact a TI applications engineer for more information.



## <span id="page-32-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-32-1"></span>**9.1 Application Information**

Texas Instruments DLP technology is a micro-electro-mechanical systems (MEMS) technology that modulates light using a digital micromirror device (DMD). The DMD is a spatial light modulator, which reflects incoming light from an illumination source to one of two directions, towards the projection optics or collection optics. The large micromirror array size and ceramic package provides great thermal performance for bright display applications. Typical applications using the DLP650NE include home theater, digital signage, interactive display, low-latency gaming display, portable smart displays.

### <span id="page-32-2"></span>**9.2 Typical Application**

The DLP650NE DMD combined with a DLPC4422 digital controller and DLPA100 power management device provides full HD resolution for bright, colorful display applications. A typical display system using the DLP650NE and additional system components can be seen in [Figure](#page-32-3) 16.



**Figure 16. Typical DLPC4422 Application Schematic**

#### <span id="page-32-3"></span>**9.2.1 Design Requirements**

A DLP650NE projection system is created by using the DMD chipset, including the DLP650NE, DLPC4422, and DLPA100. The DLP650NE is used as the core imaging device in the display system and contains a 0.65-inch array of micromirrors. The DLPC4422 controller is the digital interface between the DMD and the rest of the system, taking digital input from front end receiver that converts the data from the source and using the converted data for driving the DMD over a LVDS interface. The DLPA100 power management device provides voltage regulators for the DMD, controller, and illumination functionality.

Other core components of the display system include an illumination source, an optical engine for the illumination and projection optics, other electrical and mechanical components, and software. The illumination source options include lamp, LED, laser or laser phosphor. The type of illumination used and desired brightness affects the overall system design and size.

#### **9.2.2 Detailed Design Procedure**

For a complete the DLP system, an optical module or light engine is required that contains the DLP650NE DMD, associated illumination sources, optical elements, and necessary mechanical components.

To ensure reliable operation, the DLP650NE DMD must always be used with the DLPC4422 display controllers and a DLPA100 PMIC driver.

Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=DLPS097&partnum=DLP650NE) Feedback*



## <span id="page-33-0"></span>**10 Power Supply Requirements**

#### <span id="page-33-1"></span>**10.1 DMD Power Supply Requirements**

The following power supplies are all required to operate the DMD: VCC, VCCI, VOFFSET, VBIAS, and VRESET. VSS must also be connected. DMD power-up and power-down sequencing is strictly controlled by the DLPC4422 device.

#### **CAUTION**

For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability. VCC, VCCI, VOFFSET, VBIAS, and VRESET power supplies have to be coordinated during power-up and powerdown operations. VSS must also be connected. Failure to meet any of the below requirements results in a significant reduction in the DMD's reliability and lifetime. Refer to [Figure](#page-35-2) 17.

### <span id="page-33-2"></span>**10.2 DMD Power Supply Power-Up Procedure**

- During power-up, VCC and VCCI must always start and settle before VOFFSET, VBIAS, and VRESET voltages are applied to the DMD.
- During power-up, it is a strict requirement that the change between VBIAS and VOFFSET must be within the specified limit shown in *[Recommended](#page-9-1) Operating Conditions*. During power-up, VBIAS does not have to start after VOFFSET.
- During power-up, there is no requirement for the relative timing of VRESET with respect to VOFFSET and VBIAS.
- Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements listed in the *Absolute [Maximum](#page-8-1) Ratings* table, in the *[Recommended](#page-9-1) Operating Conditions* table, and in the *DMD Power Supply Sequencing [Requirements](#page-35-2)* section.
- During power-up, LVCMOS input pins must not be driven high until after VCC and VCCI have settled at operating voltages listed in *[Recommended](#page-9-1) Operating Conditions* table.

### <span id="page-33-3"></span>**10.3 DMD Power Supply Power-Down Procedure**

- During power-down, VCC and VCCI must be supplied until after VBIAS, VRESET, and VOFFSET are discharged to within the specified limit of ground. Refer to [Table](#page-35-3) 3.
- During power-down, it is a strict requirement that the change between VBIAS and VOFFSET must be within the specified limit shown in the *[Recommended](#page-9-1) Operating Conditions* table. During power-down, it is not mandatory to stop driving VBIAS prior to VOFFSET.
- During power-down, there is no requirement for the relative timing of VRESET with respect to VOFFSET and VBIAS.
- Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements listed in *Absolute [Maximum](#page-8-1) Ratings*, in *[Recommended](#page-9-1) Operating Conditions*, and in [Figure](#page-35-2) 17.
- During power-down, LVCMOS input pins must be less than specified in the *[Recommended](#page-9-1) Operating [Conditions](#page-9-1)* table.



#### **DMD Power Supply Power-Down Procedure (continued)**



- (1) To prevent excess current, the supply voltage change |VBIAS VOFFSET| must be less than specified in the *[Recommended](#page-9-1) Operating Conditions* table. OEMs may find that the most reliable way to ensure this is to power VOFFSET prior to VBIAS during power-up and to remove VBIAS prior to VOFFSET during power-down.
- (2) LVDS signals are less than the input differential voltage (VID) maximum specified in the *[Recommended](#page-9-1) Operating [Conditions](#page-9-1)* table. During power-down, LVDS signals are less than the high level input voltage (VIH) maximum specified in the *[Recommended](#page-9-1) Operating Conditions* table.
- (3) When system power is interrupted, the DLP DLPC4422 initiates a hardware power-down that activates PWRDNZ and disables VBIAS, VRESET and VOFFSET after the micromirror park sequence. Software power-down disables VBIAS, VRESET, and VOFFSET after the micromirror park sequence through software control. For either case, enable signals EN\_BIAS, EN\_OFFSET, and EN\_RESET are used to disable VBIAS, VOFFSET, and VRESET, respectfully.
- (4) Refer to [Table](#page-35-3) 3.
- (5) Figure not to scale. Details have been omitted for clarity. Refer to the *[Recommended](#page-9-1) Operating Conditions* table.
- (6) EN\_BIAS, EN\_OFFSET, and EN\_RESET are disabled by DLP controller software or PWRDNZ signal control.

### <span id="page-35-2"></span>**DMD Power Supply Power-Down Procedure (continued)**

(7) VBIAS, VOFFSET, and VRESET are disabled by DLP controller software

#### **Figure 17. DMD Power Supply Sequencing Requirements**

#### **Table 3. DMD Power-Down Sequence Requirements**

<span id="page-35-3"></span>

#### <span id="page-35-0"></span>**11 Layout**

#### <span id="page-35-1"></span>**11.1 Layout Guidelines**

The DLP650NE along with one DLPC4422 controller provides a solution for many applications including structured light and video projection. This section provides layout guidelines for the DLP650NE.

#### **11.1.1 General PCB Recommendations**

The PCB shall be designed to IPC2221 and IPC2222, Class 2, Type Z, at level B producibility and built to IPC6011 and IPC6012, class 2. The PCB board thickness to be 0.062 inches +/- 10%, using standard FR-4 material, and applies after all lamination and plating processes, measured from copper to copper.

Two-ounce copper planes are recommended in the PCB design in order to achieve needed thermal connectivity. Refer to Related Documents for the DLPC4422 Digital Controller Data Sheet for related information on the DMD Interface Considerations.

High-speed interface waveform quality and timing on the DLPC4422 controller (that is, the LVDS DMD interface) is dependent on the following factors:

- Total length of the interconnect system
- Spacing between traces
- Characteristic impedance
- Etch losses
- How well matched the lengths are across the interface

Thus, ensuring positive timing margin requires attention to many factors.

As an example, DMD interface system timing margin can be calculated as follows:

- Setup Margin = (controller output setup) (DMD input setup) (PCB routing mismatch) (PCB SI degradation)
- Hold-time Margin = (controller output hold) (DMD input hold) (PCB routing mismatch) (PCB SI degradation)

The PCB SI degradation is the signal integrity degradation due to PCB affects which includes such things as simultaneously switching output (SSO) noise, crosstalk, and inter-symbol-interference (ISI) noise.

The DLPC4422 Digital Controller data sheet reports the I/O timing parameters. Any PCB routing mismatches can be easily budgeted and met via controlled PCB routing. However, PCB SI degradation is not as easy to determine.

In an attempt to minimize the signal integrity analysis that would otherwise be required, the following PCB design guidelines provide a reference of an interconnect system that satisfies both waveform quality and timing requirements (accounting for both PCB routing mismatch and PCB SI degradation). Deviation from these recommendations may allow the device to operate, but be sure to confirm system integrity with PCB analysis or lab measurements.

36



### <span id="page-36-0"></span>**11.2 Layout Example**

### <span id="page-36-2"></span>**11.2.1 Board Stack and Impedance Requirements**

Refer to [Figure](#page-36-1) 18 for guidance on the parameters.

### **PCB design:**



#### **PCB stack-up:**

Reference plane 1 is assumed to be a ground plane for proper return path.

Reference plane 2 is assumed to be the I/O power plane or ground. Dielectric FR4, (Er): 4.2 (nominal) Signal trace distance to reference plane 1 (H1): 5.0 mil (nominal)

Signal trace distance to reference plane 2 (H2):



34.2 mil (nominal)

<span id="page-36-1"></span>**Figure 18. PCB Stack Geometries**

## **Layout Example (continued)**

<span id="page-37-0"></span>

**Table 4. General PCB Routing(1)**

(1) Applies to all corresponding PCB signals<br>(2) Spacing may vary to maintain differential

Spacing may vary to maintain differential impedance requirements

#### **Table 5. DMD Interface Specific Routing**

<span id="page-37-1"></span>

Number of layer changes:

- Single-ended signals: Minimize
- Differential signals: If individual differential pairs are be routed on different layers, ensure the signals of a given pair do not change layers.





(1) Maximum signal routing length includes escape routing.

Stubs: Stubs, such as test points, must not be placed on a LVDS line.

Termination Requirements: DMD interface: None – The DMD receiver is differentially terminated to 100  $\Omega$ internally.

Connector (DMD-LVDS interface bus only):

High-speed connectors that meet the following requirements should be used:

- Differential crosstalk: < 5%
- Differential impedance: 75  $\Omega$  to 125  $\Omega$



Routing requirements for right-angle connectors: When using right-angle connectors, P-N pairs should be routed in the same row to minimize delay mismatch. When using right-angle connectors, propagation delay difference for each row should be accounted for on associated PCB etch lengths. Voltage or low frequency signals should be routed on the outer layers. Signal trace corners shall be no sharper than 45 degrees. Adjacent signal layers shall have the predominant traces routed orthogonal to each other.

These guidelines produce a maximum PCB routing mismatch of 4.41 mm (0.174 inch) or approximately 30.4 ps, assuming 175 ps/inch FR4 propagation delay.

These PCB routing guidelines results in approximately 25-ps system setup margin and 25-ps system hold margin for the DMD interface after accounting for signal integrity degradation as well as routing mismatch.

Both the DLPC4422 output timing parameters and the DLP650NE DMD input timing parameters include timing budget to account for their respective internal package routing skew.

#### *11.2.1.1 Power Planes*

Signal routing is NOT allowed on the power and ground planes. Ensure that all device pin and via connections to this plane use a thermal relief with a minimum of four spokes. The power plane must clear the edge of the PCB by 0.2".

Prior to routing, vias connecting all digital ground layers (GND) should be placed around the edge of the rigid PWB regions 0.025" from the board edges with a 0.100" spacing. It is also desirable to have all internal digital ground (GND) planes connected together in as many places as possible. If possible, all internal ground planes should be connected together with a minimum distance between connections of 0.5". Extra vias are not required if there are sufficient ground vias due to normal ground connections of devices. NOTE: All signal routing and signal vias should be inside the perimeter ring of ground vias.

Power and Ground pins of each component shall be connected to the power and ground planes with one via for each pin. Trace lengths for component power and ground pins should be minimized (ideally, less than 0.100"). Unused or spare device pins that are connected to power or ground may be connected together with a single via to power or ground. Ground plane slots are NOT allowed.

Route VOFFSET, VBIAS, and VRESET as a wide trace >20 mils (wider if space allows) with 20 mils spacing.

#### *11.2.1.2 LVDS Signals*

It is recommended that the LVDS signals should be routed first. Each pair of differential signals must be routed together at a constant separation such that constant differential impedance (as in section *[Board](#page-36-2) Stack and Impedance [Requirements](#page-36-2)*) is maintained throughout the length. Avoid sharp turns and layer switching while keeping lengths to a minimum. The distance from one pair of differential signals to another shall be at least 2 times the distance within the pair.

#### *11.2.1.3 Critical Signals*

The critical signals on the board must be hand routed in the order specified below. In case of length matching requirements, the longer signals should be routed in a serpentine fashion, keeping the number of turns to a minimum and the turn angles no sharper than 45 degrees. Avoid routing long trace all around the PCB.



#### **Table 7. Timing Critical Signals**

Copyright © 2017, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=DLPS097&partnum=DLP650NE) Feedback*



#### *11.2.1.4 Device Placement*

Unless otherwise specified, all major components should be placed on top layer. Small components such as ceramic, non-polarized capacitors, resistors and resistor networks can be placed on bottom layer. All high frequency de-coupling capacitors for the ICs shall be placed near the parts. Distribute the capacitors evenly around the IC and locate them as close to the device's power pins as possible (preferably with no vias). In the case where an IC has multiple de-coupling capacitors with different values, alternate the values of those that are side by side as much as possible and place the smaller value capacitor closer to the device.

#### *11.2.1.5 Device Orientation*

It is desirable to have all polarized capacitors oriented with their positive terminals in the same direction. If polarized capacitors are oriented both horizontally and vertically, then be sure to orient all horizontal capacitors and the positive terminal in the same direction and likewise for the vertically -oriented capacitors.

#### *11.2.1.6 Fiducials*

Follow these guidelines for fiducial placement for automatic component insertion on the board or on recommendation from manufacturer:

- Place fiducials for optical auto insertion alignment on three corners of both sides of the PWB.
- Place fiducials in the center of the land patterns for fine pitch components (lead spacing <0.05").
- Ensure fiducials are 0.050-inch copper with a 0.100-inch cutout (antipad).



## <span id="page-40-0"></span>**12 Device Documentation Support**

#### <span id="page-40-1"></span>**12.1 Device Support**

#### **12.1.1 Device Nomenclature**



**Figure 19. Device Number Description**

#### **12.1.2 Device Markings**

The device marking will include both human-readable information and a 2-dimensional matrix code. The humanreadable information is described in [Figure](#page-40-2) 20. The 2-dimensional matrix code is an alpha-numeric character string that contains the DMD part number, Part 1 of Serial Number, and Part 2 of Serial Number. The first character of the DMD Serial Number (part 1) is the manufacturing year. The second character of the DMD Serial Number (part 1) is the manufacturing month. The last character of the DMD Serial Number (part 2) is the bias voltage bin letter.

Examples: \*1910-6037E GHXXXXX LLLLLLM

<span id="page-40-2"></span>



#### <span id="page-41-0"></span>**12.2 Documentation Support**

#### **12.2.1 Related Documentation**

The following documents contain additional information related to the use of the DLP650NE device.



#### **Table 9. Related Documents**

#### <span id="page-41-1"></span>**12.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### <span id="page-41-2"></span>**12.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-41-3"></span>**12.5 Trademarks**

E2E is a trademark of Texas Instruments.

DLP is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### <span id="page-41-4"></span>**12.6 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### <span id="page-41-5"></span>**12.7 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

### <span id="page-41-6"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





 $\mathsf{C}$ 

B

-DATUM PLANE 'E'









## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated