

# MIPI 2.0 SP8T switch for LTE, 5G and LAA applications

#### **Key Features**

- 0.1 to 6.0 GHz coverage for LTE, 5G and LAA application
- Up to 32 dBm operating RF input power
- Ultra low insertion loss: 0.78dB at Band 42
- Small form factor 1.1mm x 1.9mm
- Fully compatible with MIPI 2.0 RFFE standard
- No decoupling capacitors required if no DC applied on RF lines

#### **Applications**

The SP8T switch is a band selection switch for LTE applications. With LTE TX power handling capability it is suitable for both LTE diversity path and LTE uplink Tx applications. The switch covers up to 6 GHz, so it supports Band 42, Band 43 and LAA.

#### **Product Validation**

Qualified for industrial applications according to the relevant tests of JEDEC47/20/22.

#### **Block diagram**



Data Sheet www.infineon.com

# MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



## **Table of Contents**

# **Table of Contents**

| Та | ble of Contents             | 1  |
|----|-----------------------------|----|
| 1  | Features                    | 2  |
| 2  | Maximum Ratings             | 3  |
| 3  | Operation ranges            | 4  |
| 4  | RF Characteristics          | 5  |
| 5  | MIPI RFFE Specification     | 7  |
| 6  | Package related information | 11 |

1

#### MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



#### **Features**

#### 1 Features

- 0.1 to 6.0 GHz coverage for LTE, 5G and LAA application
- Up to 32 dBm operating RF input power
- Ultra low insertion loss: 0.78dB at Band 42
- Small form factor 1.1mm x 1.9mm
- Fully compatible with MIPI 2.0 RFFE standard
- Software programmable MIPI RFFE USID
- USID swap feature
- No decoupling capacitors required if no DC applied on RF lines
- Low harmonic generation
- High port-to-port-isolation
- On chip control logic including ESD protection
- No power supply blocking required
- High EMI robustness
- RoHS and WEEE compliant package





#### **Description**

This SP8T RF switch is a perfect solution for multimode handsets based on LTE, WCDMA and TDCDMA. It is based on Infineon's proprietary technology and has excellent RF performance. The ultra-low insertion loss helps customers to achieve high system sensitivity, the coverage of LTE Tx power and 6 GHz enables very broad application. It features DC-free RF ports, external DC blocking capacitors at the RF ports are only required if DC voltage is applied externally. Its on chip MIPI RFFE 2.0 controller is fully compatible with industry standard.

| Product Name | Marking | Package     |
|--------------|---------|-------------|
| BGS18MA12    | B1      | ATSLP-12-10 |



#### MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



**Maximum Ratings** 

#### 2 Maximum Ratings

**Table 1: Maximum Ratings, Table I** at  $T_A = 25$  °C, unless otherwise specified

| Parameter                                 | Symbol                         | Symbol Values |      | Unit | Note / Test Condition |                                |
|-------------------------------------------|--------------------------------|---------------|------|------|-----------------------|--------------------------------|
|                                           |                                | Min.          | Тур. | Max. |                       |                                |
| Frequency Range                           | f                              | 0.1           | _    | 6.0  | GHz                   | 1)                             |
| Supply voltage <sup>2)</sup>              | V <sub>IO</sub>                | 0             | -    | 2.1  | V                     | -                              |
| Storage temperature range                 | T <sub>STG</sub>               | -55           | -    | 150  | °C                    | -                              |
| RF input power at all TRx ports           | P <sub>RF_max</sub>            | _             | -    | 35   | dBm                   | Short term peaks (1µs in 0.1 % |
|                                           |                                |               |      |      |                       | duty cycle), exceeding typical |
|                                           |                                |               |      |      |                       | linearity                      |
| ESD capability, CDM <sup>4)</sup>         | V <sub>ESD<sub>CDM</sub></sub> | -500          | _    | +500 | V                     |                                |
| ESD capability, HBM <sup>5)</sup>         | $V_{ESD_{HBM}}$                | -1            | _    | +1   | kV                    |                                |
| ESD capability, system level (RF port) 6) | V <sub>ESD<sub>ANT</sub></sub> | -8            | _    | +8   | kV                    | ANT vs system GND, with 27 nH  |
|                                           |                                |               |      |      |                       | shunt inductor                 |
| Junction temperature                      | Tj                             | -             | _    | 125  | °C                    | -                              |

<sup>&</sup>lt;sup>1)</sup> Switch has a low-pass response. For higher frequencies, losses have to be considered for their impact on thermal heating. The DC voltage at RF ports V<sub>RFDC</sub> has to be 0V.

Warning: Stresses above the max. values listed here may cause permanent damage to the device. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit. Exposure to conditions at or below absolute maximum rating but above the specified maximum operation conditions may affect device reliability and life time. Functionality of the device might not be given under these conditions.

**Table 2: Maximum Ratings, Table II** at  $T_A$  =  $25\,^{\circ}$ C, unless otherwise specified

| Parameter                                     | Symbol            | Values |      | Unit | Note / Test Condition |                               |
|-----------------------------------------------|-------------------|--------|------|------|-----------------------|-------------------------------|
|                                               |                   | Min.   | Тур. | Max. |                       |                               |
| Thermal resistance junction - soldering point | R <sub>thJS</sub> | _      | _    | 62   | K/W                   | -                             |
| Maximum DC-voltage on RF-Ports and            | V <sub>RFDC</sub> | 0      | _    | 0    | V                     | No DC voltages allowed on RF- |
| RF-Ground                                     |                   |        |      |      |                       | Ports                         |

<sup>&</sup>lt;sup>2)</sup> Note: Consider any ripple voltages on top of  $V_{IO}$ . Including RF ripple,  $V_{IO}$  must not exceed the maximum ratings:  $V_{IO} = V_{DC} + V_{Ripple}$ .

<sup>&</sup>lt;sup>4)</sup> Field-Induced Charged-Device Model ANSI/ESDA/JEDEC JS-002. Simulates charging/discharging events that occur in production equipment and processes. Potential for CDM ESD events occurs whenever there is metal-to-metal contact in manufacturing.

 $<sup>^{5)}</sup>$  Human Body Model ANSI/ESDA/JEDEC JS-001 (R =  $1.5~\mathrm{k}\Omega$ , C =  $100~\mathrm{pF}$ ).

<sup>&</sup>lt;sup>6)</sup> IEC 61000-4-2 ( $R = 330 \,\Omega$ ,  $C = 150 \,\text{pF}$ ), contact discharge.

# MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



Operation ranges

# **3 Operation ranges**

Table 3: Operation ranges at  $T_{\rm A}$  = -40 °C to 85 °C

| Parameter                             | Symbol            |                     | Values |                     |    | Note / Test Condition |
|---------------------------------------|-------------------|---------------------|--------|---------------------|----|-----------------------|
|                                       |                   | Min.                | Тур.   | Max.                |    |                       |
| Supply Voltage                        | V <sub>IO</sub>   | 1.65                | 1.8    | 1.95                | V  | _                     |
| RFFE input high voltage <sup>1</sup>  | V <sub>IH</sub>   | 0.7*V <sub>IO</sub> | _      | V <sub>IO</sub>     | V  | _                     |
| RFFE input low voltage <sup>1</sup>   | V <sub>IL</sub>   | 0                   | _      | 0.3*V <sub>IO</sub> | V  | _                     |
| RFFE output high voltage <sup>1</sup> | V <sub>OH</sub>   | 0.8*V <sub>IO</sub> | _      | V <sub>IO</sub>     | V  | _                     |
| RFFE output low voltage <sup>1</sup>  | V <sub>OL</sub>   | 0                   | _      | 0.2*V <sub>IO</sub> | V  | _                     |
| RFFE control input capacitance        | C <sub>Ctrl</sub> | -                   | _      | 2                   | pF | _                     |
| Supply Current                        | 110               | _                   | 60     | 125                 | μΑ | Operating state       |
| Supply Current                        | I <sub>IO</sub>   | _                   | 2      | _                   | μΑ | Idle State            |

<sup>&</sup>lt;sup>1</sup>SCLK and SDATA

#### Table 4: RF input power

| Parameter                   | Symbol          | Values |      | Unit | Note / Test Condition |                       |
|-----------------------------|-----------------|--------|------|------|-----------------------|-----------------------|
|                             |                 | Min.   | Тур. | Max. |                       |                       |
| RF input power on TRX ports | P <sub>RF</sub> | _      | -    | 32   | dBm                   | CW / VSWR 1:1 / 25 °C |
| RF input power on TRX ports | P <sub>RF</sub> | _      | -    | 30   | dBm                   | CW / VSWR 6:1 / 25 °C |

## MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



**RF Characteristics** 

## **4 RF Characteristics**

**Table 5: RF Characteristics** at  $T_A = -40 \,^{\circ}\text{C}...85 \,^{\circ}\text{C}$ ,  $P_{IN} = 0 \,^{\circ}\text{dBm}$ , Supply Voltage  $V_{IO} = 1.65 \,^{\circ}\text{V}...1.95 \,^{\circ}\text{V}$ , unless otherwise specified. Open ports are terminated with  $50 \,^{\circ}\Omega$ .

| Parameter                             | Symbol                 | Values               |      |      | Unit | Note / Test Condition    |
|---------------------------------------|------------------------|----------------------|------|------|------|--------------------------|
|                                       |                        | Min.                 | Тур. | Max. |      |                          |
| Insertion Loss <sup>1)</sup>          | •                      |                      | '    |      |      |                          |
|                                       |                        | _                    | 0.35 | 0.41 | dB   | 698-960 MHz              |
|                                       |                        | -                    | 0.42 | 0.46 | dB   | 1428-1920 MHz            |
| All TDy Doubo                         |                        | _                    | 0.46 | 0.50 | dB   | 1990-2170 MHz            |
| All TRx Ports                         | IL                     | _                    | 0.55 | 0.60 | dB   | 2170-2690 MHz            |
|                                       |                        | _                    | 0.65 | 0.80 | dB   | 3400-3600 MHz            |
|                                       |                        | _                    | 0.70 | 0.90 | dB   | 3600-3800 MHz            |
|                                       |                        | -                    | 1.20 | 1.80 | dB   | 5000-6000 MHz            |
| Return Loss <sup>1)</sup>             |                        |                      |      |      |      |                          |
|                                       |                        | 27                   | 30   | -    | dB   | 698-960 MHz              |
|                                       |                        | 19                   | 26   | -    | dB   | 1428-1920 MHz            |
| All TRx Ports                         | RL                     | 17                   | 21   | _    | dB   | 1990-2170 MHz            |
| All TRX PORTS                         | KL                     | 14                   | 19   | _    | dB   | 2170-2690 MHz            |
|                                       |                        | 13                   | 16   | _    | dB   | 3400-3600 MHz            |
|                                       |                        | 12                   | 16   | _    | dB   | 3600-3800 MHz            |
|                                       |                        | 7                    | 10   | _    | dB   | 5000-6000 MHz            |
| Isolation <sup>1) 2)</sup>            | •                      |                      |      |      |      |                          |
|                                       |                        | 32                   | 47   | _    | dB   | 698-960 MHz              |
|                                       |                        | 26                   | 40   | _    | dB   | 1428-1920 MHz            |
| All TRx Ports                         | ISO                    | 26                   | 37   | -    | dB   | 1990-2170 MHz            |
| AII I IVY LOLI?                       | 130                    | 23                   | 36   | -    | dB   | 2170-2690 MHz            |
|                                       |                        | 18                   | 31   | -    | dB   | 3400-3600 MHz            |
|                                       |                        | 18                   | 30   | -    | dB   | 3600-3800 MHz            |
|                                       |                        | 12                   | 26   | -    | dB   | 5000-6000 MHz            |
| Harmonic Generation (UMTS E           | Band 1, Band 5)        | 1)                   |      |      |      |                          |
| 2 <sup>nd</sup> harmonic generation   | P <sub>H2</sub>        | -70                  | -80  | _    | dBm  | 27 dBm, 50 Ω, CW mod     |
| 3 <sup>rd</sup> harmonic generation   | P <sub>H3</sub>        | -61                  | -60  | -    | dBm  | 27 dBm, 50 Ω, CW mod     |
| Intermodulation Distortion (U         | MTS Band 1, Ba         | and 5) <sup>1)</sup> | ·    | •    | •    |                          |
| 2 <sup>nd</sup> order intermodulation | IMD2 low <sup>3)</sup> | -                    | -    | -110 | dBm  | IMT, US Cell (see Tab. 7 |
| 3 <sup>rd</sup> order intermodulation | IMD3                   | -                    | _    | -105 | dBm  | IMT, US Cell (see Tab. 8 |
| 2 <sup>nd</sup> order intermodulation | IMD2 high              | _                    | _    | -110 | dBm  | IMT, US Cell (see Tab. 7 |

<sup>1)</sup>On application board without any matching components.

<sup>&</sup>lt;sup>2)</sup>Isolation to inactive ports when one path is active.

<sup>&</sup>lt;sup>3)</sup>With 27 nH shunt inductor at the ANT.

# MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



#### **RF Characteristics**

**Table 6: Switching Time** at  $T_A = 25$  °C,  $P_{IN} = 0$  dBm, Supply Voltage  $V_{IO} = 1.65V...1.95V$ , unless otherwise specified

| Parameter              | Symbol           | Values |      |      | Unit | Note / Test Condition                                      |
|------------------------|------------------|--------|------|------|------|------------------------------------------------------------|
|                        |                  | Min.   | Тур. | Max. |      |                                                            |
| Switching Time         | ,                |        |      |      | '    |                                                            |
| RF Rise Time           | t <sub>RT</sub>  | -      | _    | 2    | μs   | 10 % to 90 % RF signal                                     |
| Switching Time         | $t_{ST}$         | -      | 3    | 4.5  | μs   | 50% last SCLK falling edge to<br>90% RF signal, see Fig. 1 |
| Power Up Settling Time | t <sub>Pup</sub> | _      | 10   | 25   | μs   | After power down mode                                      |



Figure 1: MIPI to RF time

#### **Table 7: IMD2 Testcases**

| Band    | CW tone 1 (MHz) | CW tone 1 (dBm) | CW tone 2 (MHz)  | CW tone 2 (dBm) |  |
|---------|-----------------|-----------------|------------------|-----------------|--|
| IMT     | 1050            |                 | 190 (IMD2 low)   | 15              |  |
| IIVI I  | 1950            | 20              | 4090 (IMD2 high) | 15              |  |
| HC Call | 835             | 20              | 45 (IMD2 low)    | 15              |  |
| US Cell |                 | 20              | 1715 (IMD2 high) | -15             |  |

#### **Table 8: IMD3 Testcases**

| Band    | CW tone 1 (MHz) | CW tone 1 (dBm) | CW tone 2 (MHz) | CW tone 2 (dBm) |
|---------|-----------------|-----------------|-----------------|-----------------|
| IMT     | 1950            | 20              | 1760            | -15             |
| US Cell | 835             | 20              | 790             | -15             |

## MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



MIPI RFFE Specification

# **5 MIPI RFFE Specification**

All sequences are implemented according to the 'MIPI Alliance Specification for RF Front-End Control Interface' document version 2.0 - 25. September 2014.

#### **Table 9: MIPI Features**

| Feature                                         | Supported | Comment                                             |
|-------------------------------------------------|-----------|-----------------------------------------------------|
| MIPI RFFE 1.10 and 2.0 standards                | Yes       |                                                     |
| Register 0 write command sequence               | Yes       |                                                     |
| Register read and write command sequence        | Yes       |                                                     |
| Extended register read and write command se-    | Yes       |                                                     |
| quence                                          |           |                                                     |
| Support for standard frequency range operations | Yes       | Up to 26 MHz for read and write                     |
| for SCLK                                        |           |                                                     |
| Support for extended frequency range operations | Yes       | Up to 52 MHz for write <sup>1)</sup>                |
| for SCLK                                        |           |                                                     |
| Half speed read                                 | Yes       |                                                     |
| Full speed read                                 | Yes       |                                                     |
| Full speed write                                | Yes       |                                                     |
| Programmable Group SID                          | Yes       |                                                     |
| Trigger functionality                           | Yes       |                                                     |
| Broadcast / GSID write to PM TRIG register      | Yes       |                                                     |
| Reset                                           | Yes       | Via VIO, PM TRIG or software register <sup>1)</sup> |
| Status / error sum register                     | Yes       |                                                     |
| Extended product ID register                    | Yes       |                                                     |
| Revision ID register                            | Yes       |                                                     |
| Group SID register                              | Yes       |                                                     |
| USID_Sel pin                                    | No        | External pin for changing USID is not implemented   |
| SDATA / SCLK swap                               | Yes       | 0x9 or 0x1 depending on the SCLK/SDATA connection   |

<sup>&</sup>lt;sup>1)</sup> only supported by MIPI 2.0 Standard

#### **Table 10: Startup Behavior**

| Feature          | State     | Comment                                                            |
|------------------|-----------|--------------------------------------------------------------------|
| Power status     | Low power | Lower power mode after start-up                                    |
| Trigger function | Enabled   | Enabled after start-up. Programmable via behavior control register |

# MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



## MIPI RFFE Specification

## Table 11: Register Mapping, Table I

| Register Register Data Function Description  Ad- Name Bits dress |            | Description | Default                       |                                                                                                                                                                                                     | Trigger<br>Sup-<br>port                                             | R/W |     |     |
|------------------------------------------------------------------|------------|-------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|
| 0x00                                                             | SW_CTRL0   | 6:0         | SW_CTRL0                      | RF Switch Control                                                                                                                                                                                   | 0                                                                   | No  | Yes | R/W |
| 0x1C                                                             | PM_TRIG    | 7           | PWR_MODE(1), Operation Mode   | 0: Normal operation (ACTIVE)                                                                                                                                                                        | 1                                                                   | Yes | No  | R/W |
|                                                                  |            |             |                               | 1: Low Power Mode (LOW POWER)                                                                                                                                                                       |                                                                     |     |     |     |
|                                                                  |            | 6           | PWR_MODE(0), State Bit Vector | 0: No action (ACTIVE)                                                                                                                                                                               | 0                                                                   | 1   |     |     |
|                                                                  |            |             |                               | 1: Powered Reset (STARTUP to ACTIVE to LOW POWER)                                                                                                                                                   |                                                                     |     |     |     |
|                                                                  |            | 5           | TRIGGER_MASK_2                | 0: Data masked (held in shadow REG)                                                                                                                                                                 | 0                                                                   | No  |     |     |
|                                                                  |            |             |                               | 1: Data not masked (ready for transfer to active REG)                                                                                                                                               |                                                                     |     |     |     |
|                                                                  |            | 4           | TRIGGER_MASK_1                | 0: Data masked (held in shadow REG)                                                                                                                                                                 | 0                                                                   |     |     |     |
|                                                                  |            |             |                               | 1: Data not masked (ready for transfer to active REG)                                                                                                                                               |                                                                     |     |     |     |
|                                                                  |            | 3           | TRIGGER_MASK_0                | 0: Data masked (held in shadow REG)                                                                                                                                                                 | 0                                                                   |     |     |     |
|                                                                  |            |             |                               | 1: Data not masked (ready for transfer to active REG)                                                                                                                                               |                                                                     |     |     |     |
|                                                                  |            | 2           | TRIGGER_2                     | 0: No action (data held in shadow REG)                                                                                                                                                              | 0                                                                   | Yes |     |     |
|                                                                  |            |             |                               | 1: Data transferred to active REG                                                                                                                                                                   |                                                                     |     |     |     |
|                                                                  |            | 1           | TRIGGER_1                     | 0: No action (data held in shadow REG)                                                                                                                                                              | 0                                                                   |     |     |     |
|                                                                  |            |             |                               | 1: Data transferred to active REG                                                                                                                                                                   |                                                                     |     |     |     |
|                                                                  |            | 0           | TRIGGER_0                     | 0: No action (data held in shadow REG)                                                                                                                                                              | 0                                                                   |     |     |     |
|                                                                  |            |             |                               | 1: Data transferred to active REG                                                                                                                                                                   |                                                                     |     |     |     |
| 0x1D                                                             | PRODUCT_ID | 7:0         | PRODUCT_ID                    | This is a read-only register. However, during the programming of the USID a write command sequence is performed on this register, even though the write does not change its value.                  | OxCD                                                                | No  | No  | R   |
| 0x1E                                                             | MAN_ID     | 7:0         | MANUFACTURER_ID [7:0]         | This is a read-only register. However, during the programming of the USID, a write command sequence is performed on this register, even though the write does not change its value.                 | 0x1A                                                                | No  | No  | R   |
| 0x1F                                                             | MAN_USID   | 7:6         | RESERVED                      | Reserved for future use                                                                                                                                                                             | 00                                                                  | No  | No  | R   |
|                                                                  |            | 5:4         | MANUFACTURER_ID [9:8]         | These bits are read-only. However, during the programming of the USID, a write command sequence is performed on this register even though the write does not change its value.                      | 01                                                                  |     |     |     |
|                                                                  |            | 3:0         | USID[3:0]                     | Programmable USID. Performing a write to this register using the described programming sequences will program the USID in devices supporting this feature. These bits store the USID of the device. | USID:0x9<br>Nominal SCLK & SDATA.<br>USID:0x1<br>Swap SCLK & SDATA. | No  | No  | R/W |

# MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



## MIPI RFFE Specification

## Table 12: Register Mapping, Table II

| Register<br>Address | Register Name             | Data<br>Bits | Function               | Description                                                                                                   | Default | Broadcast_ID<br>Support | Trigger<br>Support | R/W |
|---------------------|---------------------------|--------------|------------------------|---------------------------------------------------------------------------------------------------------------|---------|-------------------------|--------------------|-----|
| 0x20                | EXT_PROD_ID <sup>1)</sup> | 7:0          | EXT_PRODUCT_ID         |                                                                                                               |         | No                      | No                 | R   |
| 0x21                | REV_ID                    | 7:4          | MAIN_REVISION          |                                                                                                               | 0x4     | No                      | No                 | R/W |
|                     |                           | 3:0          | SUB_REVISION           |                                                                                                               | 0x0     | 1                       |                    |     |
| 0x22                | GSID <sup>1)</sup>        | 7:4          | GSID0[3:0]             | Primary Group Slave ID.                                                                                       | 0x0     | No                      | No                 | R/W |
|                     |                           | 3:0          | RESERVED               | Reserved for secondary Group Slave ID.                                                                        | 0x0     |                         |                    |     |
| 0x23 UDR_RST 7      |                           | 7            | UDR_RST                | Reset all configurable non-RFFE Reserved registers to default values.  0: Normal operation  1: Software reset | 0       | No                      | No                 | R/W |
|                     |                           | 6:0          | RESERVED               | Reserved for future use                                                                                       | 0000000 | 1                       |                    |     |
| 0x24                | ERR_SUM <sup>1)</sup>     | 7            | RESERVED               | Reserved for future use                                                                                       | 0       | No                      | No                 | R   |
|                     |                           | 6            | COMMAND_FRAME_PAR_ERR  | Command Sequence received with parity error — discard command.                                                | 0       |                         |                    |     |
|                     |                           | 5            | COMMAND_LENGTH_ERR     | Command length error.                                                                                         | 0       |                         |                    |     |
|                     |                           | 4            | ADDRESS_FRAME_ PAR_ERR | Address frame with parity error.                                                                              | 0       |                         |                    |     |
|                     |                           | 3            | DATA_FRAME_PAR_ERR     | Data frame with parity error.                                                                                 | 0       |                         |                    |     |
|                     |                           | 2            | READ_UNUSED_REG        | Read command to an invalid address.                                                                           | 0       |                         |                    |     |
|                     |                           | 1            | WRITE_UNUSED_REG       | Write command to an invalid address.                                                                          | 0       |                         |                    |     |
|                     |                           | 0            | BID_GID_ERR            | Read command with a BROADCAST_ID or GROUP_ID.                                                                 | 0       |                         |                    |     |

<sup>&</sup>lt;sup>1)</sup>Only supported by MIPI 2.0 Standard

# MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



MIPI RFFE Specification

Table 13: Modes of Operation (Truth Table, Register\_0)

| State <sup>1)</sup> | Value (Bin.) | Mode                |
|---------------------|--------------|---------------------|
| 0                   | 00000000     | ALL OFF (Isolation) |
| 1                   | 0000001      | RF1 ON              |
| 2                   | 0000010      | RF2 ON              |
| 3                   | 00000100     | RF3 ON              |
| 4                   | 00001000     | RF4 ON              |
| 5                   | 00010000     | RF5 ON              |
| 6                   | 00100000     | RF6 ON              |
| 7                   | 01000000     | RF7 ON              |
| 8                   | 01000001     | RF8 ON              |

 $<sup>^{1)}</sup>$ Chip state is 0 (isolation) in unused states

## MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



#### Package related information

# 6 Package related information

The switch has a package size of 1100  $\mu$ m in x-dimension and 1900  $\mu$ m in y-dimension with a maximum deviation of  $\pm$ 50  $\mu$ m in each dimension. Fig. 2 shows the footprint from top view. The definition of each pin can be found in Tab. 15.

**Table 14: Mechanical Data** 

| Parameter           | Symbol | Value         | Unit |
|---------------------|--------|---------------|------|
| Package X-Dimension | Х      | $1100 \pm 50$ | μm   |
| Package Y-Dimension | Υ      | $1900\pm50$   | μm   |
| Package Height      | Н      | 0.65 max      | μm   |



Figure 2: Footprint, top view

**Table 15: Pin Definition** 

| No. | Name  | Pin Type | Function               |  |
|-----|-------|----------|------------------------|--|
| 1   | VIO   | Power    | MIPI RFFE Power Supply |  |
| 2   | RF2   | RF       | RF-Port TRX No. 2      |  |
| 3   | RF4   | RF       | RF-Port TRX No. 4      |  |
| 4   | RF6   | RF       | RF-Port TRX No. 6      |  |
| 5   | RF8   | RF       | RF-Port TRX No. 8      |  |
| 6   | ANT   | RF       | RF Antenna Port        |  |
| 7   | RF7   | RF       | RF-Port TRX No. 7      |  |
| 8   | RF5   | RF       | RF-Port TRX No. 5      |  |
| 9   | RF3   | RF       | RF-Port TRX No. 3      |  |
| 10  | RF1   | RF       | RF-Port TRX No. 1      |  |
| 11  | SDATA | I/O      | MIPI RFFE Data I/O     |  |
| 12  | SCLK  | I/O      | MIPI RFFE Clock        |  |
| GND | GND   | GND      | Ground                 |  |

## MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



#### Package related information



Figure 3: Package Outline Drawing (top, side and bottom views)



Figure 4: Land Pattern Drawing



## Package related information



Figure 5: Laser marking



Figure 6: Carrier Tape

# MIPI 2.0 SP8T switch for LTE, 5G and LAA applications



Package related information

Table 16: Year date code marking - digit "Y"

| I WANTE I O | icui uut | c couc iii | 41 Killing 4 | .9   |     |
|-------------|----------|------------|--------------|------|-----|
| Year        | "Y"      | Year       | "Υ"          | Year | "Υ" |
| 2000        | 0        | 2010       | 0            | 2020 | 0   |
| 2001        | 1        | 2011       | 1            | 2021 | 1   |
| 2002        | 2        | 2012       | 2            | 2022 | 2   |
| 2003        | 3        | 2013       | 3            | 2023 | 3   |
| 2004        | 4        | 2014       | 4            | 2024 | 4   |
| 2005        | 5        | 2015       | 5            | 2025 | 5   |
| 2006        | 6        | 2016       | 6            | 2026 | 6   |
| 2007        | 7        | 2017       | 7            | 2027 | 7   |
| 2008        | 8        | 2018       | 8            | 2028 | 8   |
| 2009        | 9        | 2019       | 9            | 2029 | 9   |

Table 17: Week date code marking - digit "W"

| Week | "W" | Week | "W" | Week | "W" | Week | "W" | Week | "W" |
|------|-----|------|-----|------|-----|------|-----|------|-----|
| 1    | Α   | 12   | N   | 23   | 4   | 34   | h   | 45   | V   |
| 2    | В   | 13   | Р   | 24   | 5   | 35   | j   | 46   | x   |
| 3    | С   | 14   | Q   | 25   | 6   | 36   | k   | 47   | у   |
| 4    | D   | 15   | R   | 26   | 7   | 37   | l   | 48   | z   |
| 5    | E   | 16   | S   | 27   | a   | 38   | n   | 49   | 8   |
| 6    | F   | 17   | T   | 28   | b   | 39   | р   | 50   | 9   |
| 7    | G   | 18   | U   | 29   | c   | 40   | q   | 51   | 2   |
| 8    | Н   | 19   | V   | 30   | d   | 41   | r   | 52   | 3   |
| 9    | J   | 20   | W   | 31   | e   | 42   | S   |      |     |
| 10   | K   | 21   | Υ   | 32   | f   | 43   | t   |      |     |
| 11   | L   | 22   | Z   | 33   | g   | 44   | u   |      |     |

| Revision History                                              |                             |  |  |  |  |  |  |
|---------------------------------------------------------------|-----------------------------|--|--|--|--|--|--|
| Page or Item Subjects (major changes since previous revision) |                             |  |  |  |  |  |  |
| Revision 1.3, 2020-11-09                                      | Revision 1.3, 2020-11-09    |  |  |  |  |  |  |
|                                                               | Swap feature for MIPI added |  |  |  |  |  |  |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2020-11-09 Published by Infineon Technologies AG 81726 Munich, Germany

© 2020 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.